Claims
- 1. A method of reducing impedance variations in an electrical circuit configured for placement on an integrated circuit (IC) substrate, the electrical circuit including an electrical component having (i) input and output ports and (ii) a plurality of cascaded impedance devices configured for connection along a feedback path formed between the input and output ports, each impedance device having a predetermined impedance value, the method comprising:
forming sets of parallel connected resistors, each set (i) corresponding to one of the impedance devices, (ii) including two or more parallel resistor paths, and (iii) having a total impedance value substantially equal to the predetermined impedance value of its corresponding impedance device; and configuring the sets of parallel resistor paths to form an interdigital structure across the substrate when the electrical circuit is placed thereon, the interdigital structure being formed when the parallel resistor paths split at one point on the substrate and recombine at another point.
- 2. An apparatus for reducing impedance variations in an electrical circuit structured and arranged for placement on an integrated circuit (IC) substrate, the electrical circuit including an electrical component having (i) input and output ports and (ii) a plurality of cascaded impedance devices configured for connection along a feedback path formed between the input and output ports, each impedance device having a predetermined impedance value, the apparatus comprising:
means for forming sets of parallel connected resistors, each set (i) corresponding to one of the impedance devices, (ii) including two or more parallel resistor paths, and (iii) having a total impedance value substantially equal to the predetermined impedance value of its corresponding impedance device; and means for configuring the sets of parallel resistor paths to form an interdigital structure across the substrate when the electrical circuit is placed thereon, the interdigital structure being formed when the parallel resistor paths split at one point on the substrate and recombine at another point.
- 3. The apparatus of claim 2, wherein the electrical component is a programmable gain amplifier (PGA).
- 4. The apparatus of claim 3, wherein the PGA is a differential amplifier.
- 5. The apparatus of claim 4, wherein the predetermined impedance values of all of the impedance devices are substantially equal.
- 6. The apparatus of claim 5, wherein the IC is formed in CMOS.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. Non-Provisional application Ser. No. 10/208,043, filed Jul. 31, 2002, which claims the benefit of U.S. Provisional Application No. 60/350,035, filed Jan. 23, 2002, entitled “System and Method for a Programmable Gain Amplifier,” all of which are incorporated by reference herein in their entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60350035 |
Jan 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10208043 |
Jul 2002 |
US |
Child |
10630762 |
Jul 2003 |
US |