This application claims the priority of Korean Patent Application No. 10-2004-0051145, filed on Jul. 1, 2004, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
1. Field of the Invention
The present invention relates to a liquid crystal display (LCD), and more particularly, to a driving unit and a timing controller which control an LCD to drive gate lines included in the LCD in units of a predetermined number of gate lines, and a driving method used by the LCD.
2. Description of the Related Art
A conventional liquid crystal display (LCD) applies an adjustable voltage to a material having an anisotropic permittivity injected between two substrates to adjust the amount of light transmitted through the substrates, thereby obtaining a desired image. The LCD includes a plurality of scan lines transmitting gate select signals and a plurality of data lines crossing the scan lines and transmitting color data, i.e., image data. The LCD also includes a plurality of pixels arranged in a matrix pattern, disposed at intersections of the scan lines and the data lines, and connected to one another by the scan lines, the data lines, and switching devices.
To transmit image data to each of the pixels of the LCD, on/off signals are sequentially transmitted to gate lines (scan lines). Then, the switching devices connected to the gate lines are sequentially turned on/off. Simultaneously, an image signal to be transmitted to a row of pixels corresponding to a gate line is converted into a gradation voltage that can take on a plurality of voltage levels, and the gradation voltage is applied to each data line. Here, during one frame cycle, gate signals are sequentially transmitted to all the scan lines such that pixel signals are transmitted to all rows of pixels. As a result, an image of one frame is displayed.
When an electric field is continuously applied to the LCD in one direction, characteristics of the LCD deteriorate due to inherent characteristics of a liquid crystal material. Therefore, the polarity of a common voltage must be inverted. In other words, if a positive voltage is applied to a pixel in a frame, a negative voltage should be applied to the same pixel in another frame. Consequently, the positive and negative voltages are repeatedly applied to the same pixel in an alternating fashion.
A method of inversion-driving an LCD includes a frame inversion driving method in which the polarity of a common voltage is inverted in units of frames, a line inversion driving method in which the polarity of the common voltage is inverted in units of gate lines whenever each gate line is scanned, and a dot inversion driving method in which the polarity of the common voltage is inverted in units of pixels.
Intermediate gradation screens, such as a screen displayed when Windows is closed, of LCDs using the dot inversion driving method experience shake. In addition, since data lines are driven at large amplitude in the dot inversion driving method, high power consumption is required. Thus, LCDs using the dot inversion driving method are seldom used for portable terminals.
The LCD consumes power whenever the polarity of the common voltage Vcom is inverted. Thus, a frame inversion driving method in which the polarity of the common voltage Vcom is inverted less frequently has lower power consumption. However, since the polarity of all the gate lines is inverted each frame, all the gate lines have the same polarity. Therefore, a difference in liquid crystal transmittance of two frames is easily recognized, causing the screen to flicker. Thus, the frame inversion driving method is rarely used.
However, since the polarity of the common voltage Vcom is inverted for each gate line, high power consumption is required. Such high power consumption puts an LCD using the line inversion driving method at a great disadvantage when the LCD is to be used in portable devices constrained by power. For example, if the LCD has 480 gate lines, the LCD inverts the polarity of the common voltage Vcom once every 1/(60×480) of a second, consuming much power.
Since the gate lines are scanned in units of n lines using the common voltage Vcom of the same polarity and then the polarity of the common voltage Vcom is inverted, the n-line inversion driving method can reduce power consumption to 1/n that used in the line inversion driving method. In other words, if the polarity of the common voltage Vcom is inverted every three lines, the polarity of the common voltage is inverted once every 3/(60×480) of a second. However, since the polarity of the common voltage Vcom is inverted every n adjacent lines, the n-line inversion driving method results in flickering.
The present invention provides an apparatus that drives gate lines in such a way that power consumption is reduced and flickering of an image displayed is prevented, and a liquid crystal display (LCD).
According to an aspect of the present invention, there is provided an LCD panel having gate drivers. The LCD panel includes: a plurality of pixels formed at intersections of a plurality of gate lines and a plurality of data lines, respectively; and a gate line shift circuit setting a gate line scanning order such that the gate lines are sequentially scanned in units of n gate lines with k−1 gate lines between each pair of adjacent gate lines in each unit according to an interleaving method, in response to a gate line-on signal received from a timing control unit outside the LCD panel, wherein the LCD panel reproduces source data output from a source driver outside the LCD panel in the gate line scanning order set by the gate line shift circuit.
The LCD panel may invert the polarity of a gate electrode each time the LCD panel finishes scanning one unit of n gate lines.
The n gate lines may be three gate lines and the intervals of the k gate lines are intervals of two gate lines, the gate line shift circuit may repeat sequentially scanning three 2k-th (k denotes a constant) gate lines after sequentially scanning three (2k+1)-th gate lines, and the LCD panel may invert the polarity of the gate electrode whenever three gate lines are scanned.
The gate line shift circuit includes a plurality of gate line switch blocks and each of the gate line switch blocks includes six switches operating in synchronization with a clock signal and an inverted clock signal. Each of the six switches is connected to a corresponding gate line, and a first switch in a first switch block is controlled by the gate line-on signal input from a timing control unit and a first switch in a next switch block is controlled by an output signal of a last switch in a previous switch block.
Each of the switch blocks may include: a first switch corresponding to a first gate line; a second switch corresponding to a second gate line; a third switch corresponding to a third gate line; a fourth switch corresponding to a fourth gate line; a fifth switch corresponding to a fifth gate line; and a sixth switch corresponding to a sixth gate line, wherein the first switch is turned on in response to the clock signal and the gate line-on signal or the output signal of the sixth switch in the previous block and turned off in response to an output signal of the third switch, the second switch is turned on in response to the inverted clock signal and an output signal of the fifth switch and turned off in response to an output signal of the fourth switch, the third switch is turned on in response to the inverted clock signal and an output signal of the first switch and turned off in response to the output signal of the fifth switch, the fourth switch is turned on in response to the clock signal and an output signal of the second switch and turned off in response to an output signal of the sixth switch, the fifth switch is turned on in response to the clock signal and the output signal of the third switch and turned off in response to the output signal of the second switch, and the sixth switch is turned on in response to the inverted clock signal and the output signal of the fourth switch and turned off in response to an output signal of the first switch in the next switch block.
The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
The present invention will now be described more fully with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. The invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth therein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the concept of the invention to those skilled in the art. Like reference numerals in the drawings denote like elements, and thus their description will omitted.
The LCD 300 includes a driving unit 302 and an LCD panel 304. The driving unit 302 includes a data line driving unit 306, a gate line driving unit 308, a timing control unit 310, a driving voltage generation unit 312, and a gradation voltage generation unit 314.
The LCD panel 304 comprises two substrates (for example, a thin film transistor (TFT) substrate or a color filter substrate). A plurality of source lines and a plurality of gate lines are formed on a substrate to cross one another. Pixels are respectively formed at the intersections of the gate lines and the source lines.
The timing control unit 310 receives an RGB data signal, a vertical synchronous signal Vsync, which is a frame discrimination signal, a horizontal synchronous signal Hsync, which is a row discrimination signal, and a main clock signal CLK from the graphics processor 350 and outputs digital signals for driving the gate line driving unit 308, the data line driving unit 306, and the driving voltage generation unit 312, respectively.
The timing control unit 310 outputs a gate clock signal for applying a gate-on voltage to each of the gate lines and a gate-on enable signal for enabling an output of the gate line driving unit 308 to the gate line driving unit 308. The timing control unit 310 changes an existing sequential scanning order to a new scanning order in which the gate lines are sequentially scanned in units of a predetermined number (hereinafter referred to as “n”) of lines at intervals of another predetermined number of lines (hereinafter referred to as “k lines”) such that the gate line driving unit 308 can scan the gate lines in the new scanning order and transmits the gate clock signal to the gate line driving unit 308.
In other words, the timing control unit 310 divides gate line addresses into n×k gate line addresses. Then, instead of sequentially transmitting image data of adjacent gate lines to the gate line driving unit 308, the timing control unit 310 rearranges the gate lines in units of n gate lines at intervals of k gate lines and outputs the image data of the rearranged gate lines to the gate line driving unit 308. That is, the gate signals are divided into blocks of n×k gate lines, and the gate clock signal enables every kth gate line in each of the blocks. In detail, instead of sequentially transmitting image data of sequential gate lines to the gate line driving unit 308, the timing control unit 310 rearranges the gate lines in units of n gate lines with k−1 gate lines between adjacent gate lines in each unit, and outputs the image data according to the order of the rearranged gate lines to the gate line driving unit 308. For example, if there are 480 gate lines in a frame, n=5 and k=3, the gate lines are scanned in the order of 1, 4, 7, 10, 13, 2, 5, 8, 11, 14, 3, 6, 9, 12, 15, . . . , 477, and 480. The timing control unit 310 outputs the image data to the gate line driving unit 308 in this gate line scanning order.
The driving voltage generation unit 312 receives from the timing control unit 310 a polarity inversion control signal PICS for inverting the polarity of a common voltage Vcom whenever the gate lines are scanned in units of n lines and generating the common voltage Vcom. In other words, the driving voltage generation unit 312 applies a positive voltage to each of n gate lines scanned, inverts the polarity of the common voltage Vcom, and then applies a negative voltage to each of another n gate lines scanned, in response to the polarity inversion control signal PICS output from the timing control unit 310.
The timing control unit 310 receives image data signals, rearranges the image data signals according to the rearrangement of data lines for the data line signals, and outputs the image data signals to the data line driving unit 306 according to the rearranged order of the data lines. The timing control unit 310 rearranges the addresses of image data stored in a memory 316 included in the timing control unit 310 according to the rearranged order of the data lines. Therefore, if there are 480 data lines, n=5 and k=3, the image data sequentially for the 1st, 4th, 7th, 10th, 13th, 2nd, 5th, 8th, 11th, 14th, 3rd, 6th, 9th, 12th, 15th, . . . , 480th scan lines is output to the data line driving unit 306 according to the new gate line scanning order.
The data line driving unit 306, also called a source driver, includes a plurality of data line drivers, converts image data transmitted to each pixel in the LCD panel 304 to a predetermined voltage and outputs the predetermined voltage in units of lines. More specifically, the data line driving unit 306 stores image data output from the timing control unit 310 in a latch unit included in the data line driving unit 306. In response to a command signal for reproducing the image data on the LCD panel 304, the data line driving unit 306 selects a voltage corresponding to each digital data and transmits the voltage corresponding to the image data to the LCD panel 304.
Since the data line driving unit 306 transmits the image data to the LCD panel 306 according to the order in which the image data is output from the timing control unit 310, the image data is output in units of the n lines at intervals of the k lines according to the rearrangement of data lines.
The gate line driving unit 308, also called a scan line driver, includes a plurality of gate drivers and controls gates of the pixels such that the image data received from the data line driving unit 306 can be transmitted to the pixels, respectively. Each of the pixels of the LCD panel 304 is turned on or off by a transistor functioning as a switch. The transistor turns each pixel on or off by applying a gate-on voltage Von or a gate-off voltage Voff to the gate of each pixel.
The gate line driving unit 308 receives a gate-on-enable signal output from the timing control unit 310 and sequentially applies the gate-on voltage Von to each gate line according to an input gate line order. Therefore, the gate lines are turned on in units of n gate lines at intervals of the k lines, that is, with k−1 gate lines between the adjacent gate lines in each unit.
The gradation voltage generation unit 314 generates a gradation voltage depending on the a number of bits of the RGB data signal output from the graphics processor 350 and transmits the gradation voltage to the data line driving unit 306.
The driving voltage generation unit 312 generates the gate-on voltage Von for turning the gate of each pixel on and the gate-off voltage Voff for turning the gate of each pixel off and provides the gate-on voltage Von and the gate-off voltage Voff to the gate line driving unit 308. In addition, the driving voltage generation unit 312 generates the common voltage Vcom, which is a reference voltage for a data voltage applied to transistors of pixels, and provides the common voltage Vcom to a common electrode of each pixel.
The driving voltage generation unit 312 inverts the polarity of the common voltage Vcom in response to the polarity inversion control signal PICS output from the timing control unit 310.
In the LCD 300, the polarity of the common voltage Vcom is inverted in units of the n lines. Therefore, the LCD 300 consumes far less power than LCDs using the line conversion driving method. Furthermore, since every kth gate line is sequentially scanned, flickering caused by luminance differences can be reduced to a degree of flickering in the line inversion driving method.
The memory scan address generator 402 generates addresses for storing the image data received from the graphics processor 350 in the memory 316. The address changer 406 rearranges the addresses in units of n gate lines at intervals of k lines (that is, in units of n gate lines with k−1 gate lines between each pair of adjacent gate lines in each unit), and the rearranged addresses are stored in the memory 316 of the timing controller 310. Accordingly, the image data is stored in the memory 316 according to a changed data output order. Similarly, the data line driving unit 306 sequentially outputs the image data according to the changed data output order.
The line order changer 408 rearranges the order in which the gate lines are turned on generated by the line order generator 404 in units of n gate lines at intervals of k lines (that is, in units of n gate lines with k−1 gate lines between each pair of adjacent gate lines in each unit) and outputs the image data to the gate line driving unit 308 in the rearranged order. The address changer 406 and the line order changer 408 may or may not be included in the timing control unit 310.
In a conventional method of outputting image data, memory scan addresses are sequentially generated since the address changer 406 is not present. Accordingly, the image data is sequentially stored.
Referring to
Then, image data for a second line 2 is output from the data line driving unit 306, and at the same time, a gate of the second line 2 is turned on. Image data for a fourth line 4 is output from the data line driving unit 306, and a gate of the fourth line 4 is turned on by the gate line driving unit 308. Image data for a sixth line 6 is output from the data line driving unit 306, and a gate of the sixth line 6 is turned on by the gate line driving unit 308. Then, the polarity of the common voltage Vcom is inverted in response to the polarity inversion control signal PICS.
Again, after image data in seventh, ninth, and eleventh lines 7, 9, and 11 are sequentially displayed, the polarity of the common voltage Vcom is inverted. Then, image data in eighth, tenth, and twelfth lines 8, 10, and 12 are sequentially displayed. This process of inverting the polarity of the common voltage Vcom is repeated.
In the N-line inversion driving method described above, the polarity of the common voltage Vcom is inverted whenever N lines of image data is scanned. Thus, far less power is consumed in the N-line inversion driving method than in the line inversion driving method (see
In addition, in the N-line inversion driving method, since the gate lines are scanned at intervals of k, the problem of screen flickering that occurs when adjacent lines are sequentially scanned can be prevented. In other words, the polarity of the common voltage Vcom is inverted every N lines, instead of every line, thereby reducing power consumption. In addition, since the gate lines are scanned at intervals of the k lines according to the interlace method, the deterioration of image quality due to flickering can be prevented, which is an advantage of the line inversion driving method.
The LCD 300 may be used when image data is received directly from the CPU 354 or from a graphics source via the RGB interface 356.
Referring to
The image data may be sequentially stored in the memory 316 of the LCD 300 in the order in which the image data is output from the CPU 354 without an address change. The addresses may be changed thereafter, and the image data may be output to the LCD panel 304 in the changed order of addresses.
In other words, when image data for first through sixth lines is output from the graphics source, the image data for the first through sixth lines is sequentially stored at first through sixth line addresses of the memory 316. Then, the image data for the first through sixth lines is output to the LCD panel 304 according to the addresses rearranged in units of three lines at interval of two lines (with 1 line between each pair of adjacent lines in each unit). When all of the images data for the six lines is output, image data for seventh through twelfth lines is output from the graphics source and stored in the first through sixth line addresses of the memory 316. Again, the addresses are rearranged in the order 1, 3, 5, 2, 4, and 6, and the image data for the seventh through twelfth lines is output to the LCD panel 304 according to the rearranged addresses. In other words, the image data is output from the graphics source in the order 7, 9, 11, 8, 10, and 12.
When data sequentially output from the graphics processor 350 is stored in a latch (memory) of the LCD 300, the data can be stored in a different order corresponding to the rearranged addresses. In this case, the data is output to the LCD panel 304 in the order in which the data is stored in the latch.
In an RGB interface output method, not all image data in a frame can be rearranged at once. Since six lines of image data are received and output in a rearranged order, there is a delay of about three lines. For example, image data for a fifth line is output fifth from the graphics source. However, the image data is actually output third from a data line driver. Therefore, the rearranged data is output after a delay of three lines. Here, the polarity of the common voltage Vcom is inverted every three lines.
When this method is used, not all image data in a frame is stored. Instead, only six lines of image data is latched in a small memory that can store only six lines of image data, thereby reducing the required memory size.
Some conventional LCD panels, such as LTPS or ASG, may not be able to control gate drivers. Such LCD panels are controlled by a source driver without using gate drivers. Unlike LCD panels including gate drivers, in LCD panels without the gate drivers, since a gate line scanning order sequentially proceeds in a predetermined direction, the gate lines cannot be scanned at intervals. Thus, the method described above cannot be used.
In this regard, an LCD panel including gate drivers must include a gate line shift circuit changing a sequential gate line scanning order into an interlaced gate line scanning order. In other words, the LCD panel 304 including the gate drivers according to an embodiment of the present invention is designed such that the gate line shift circuit scans the gate lines at predetermined intervals, whereas conventional LCD panels including gate drivers are designed such that the gate line shift circuit sequentially scans the gate lines.
The clock signal CK is input to the first switch 901, the third switch 903, the fifth switch 905, and the seventh switch 907, and the inverted clock signal CKB is input to the second switch 902, the fourth switch 904, the sixth switch 906, and the eighth switch 908. In other words, the clock signal CK and the inverted clock signal CKB are connected to the first through eighth switches 901 through 908 in an alternating fashion. In addition, a gate line-on signal STV for starting the scanning of each gate line when each frame is displayed on the LCD panel is output from a timing control circuit and input to the first switch 901.
A gate signal output from a current switch is output to a previous switch and turns off the previous switch, and is output to a next switch and turns on the next switch.
The operation of the conventional LCD including the gate drivers will now be described with reference to
When the clock signal CK switches to a high level again (1005), the second gate line control signal GATE2 turns on the third switch 903, and thus the third gate line control signal GATE3 switches to a high level (1006). As a result, the second switch 902 is turned off, and data in the third gate line G3 is displayed.
When the LCD including the gate drivers of
The clock signal CK and the inverted clock signal CKB are connected to the first through twelfth switches 1101 through 1108 in an alternating fashion. In the present embodiment illustrated in
In addition, the gate line-on signal STV for starting the scanning gate lines when each frame is displayed on the LCD panel is output from a timing control circuit and input to the first switch 1101. A gate signal output from a current switch is output to a previous switch turned on by the clock signal CK and turns off the previous switch, and is output to a next switch to be turned on by the clock signal CK and turns on the next switch.
The operation of the LCD panel including the gate drivers according to an embodiment of the present invention will now be described with reference to
When the inverted clock signal CKB switches to a high level, the second switch 1102, which receives the fifth gate line control signal GATE5, is turned on, and the fifth switch 1105 is turned off. Accordingly, the second gate line control signal GATE2 becomes high, and data for the second gate line G2 is displayed. Then, when the clock signal CK switches to a high level, the fourth switch 1104, which receives the second gate line control signal GATE2, is turned on, and the second switch 1102 is turned off. Accordingly, the fourth gate line control signal GATE4 becomes high, and data for the fourth gate line G4 is displayed. When the inverted clock signal CKB switches to a high level, the sixth switch 1106, which receives the fourth gate line control signal GATE4, is turned on, and the fourth switch 1104 is turned off. Accordingly, the sixth gate line control signal GATE6 becomes high, and data for the sixth gate line G6 is displayed.
Then, when the clock signal CK switches to a high level, the seventh through twelfth gate lines are turned on in the manner descried above.
A scanning order of gate lines by the gate line shift circuit 1100 is indicated by boxed numbers next to the gate lines on the right side of
Meanwhile, the polarity of the common voltage Vcom is inverted each time data for three lines are output. In other words, when the first gate line, the third gate line, and the fifth gate line are sequentially turned on, the polarity of the common voltage Vcom is positive, and when the second gate line, the fourth gate line, and the sixth gate line are sequentially turned on, the polarity of the common voltage Vcom is negative. The same method is applied to the subsequent gate lines. When a next frame is displayed, a common voltage having opposite polarity to that of a previous frame is applied to the next frame, thereby preventing deterioration of the LCD.
Therefore, when the gate line shift circuit 1100 of
In
In this case, a source driver of the LCD panel rearranges a scanning order and transmits source data in the rearranged order as in the embodiment in which gate drivers are additionally installed.
As described above, an LCD according to the present invention inverts the polarity of a common voltage every N lines instead of every line, thereby reducing power consumption. In addition, a very small-size memory is included in the LCD and data for N×k gate lines is latched in the memory. Then, the data is scanned for every kth line using an interlacing method. Therefore, a flickering phenomenon, which is absent in a line inversion driving method, can be prevented and power consumption can be reduced. In other words, the deterioration of image quality can be prevented.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2004-0051145 | Jul 2004 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5434899 | Huq et al. | Jul 1995 | A |
5475397 | Saidi | Dec 1995 | A |
5606342 | Shoji et al. | Feb 1997 | A |
5859630 | Huq | Jan 1999 | A |
6229515 | Itoh et al. | May 2001 | B1 |
6441858 | Nakamoto et al. | Aug 2002 | B1 |
6442206 | Hrusecky | Aug 2002 | B1 |
6449025 | Lee | Sep 2002 | B2 |
6462798 | Kim et al. | Oct 2002 | B1 |
6490332 | Somayajula | Dec 2002 | B1 |
6639641 | Ko et al. | Oct 2003 | B1 |
6665035 | Lee | Dec 2003 | B2 |
6670935 | Yeon et al. | Dec 2003 | B2 |
6680769 | Lee et al. | Jan 2004 | B1 |
6750935 | Seo et al. | Jun 2004 | B2 |
6791647 | Kim et al. | Sep 2004 | B1 |
6809787 | Seo et al. | Oct 2004 | B1 |
7050038 | Matsuda et al. | May 2006 | B2 |
7176875 | Nagata et al. | Feb 2007 | B2 |
20010040545 | Mishima et al. | Nov 2001 | A1 |
20020012091 | Lee | Jan 2002 | A1 |
20020030656 | Goto et al. | Mar 2002 | A1 |
20020044119 | Kwon | Apr 2002 | A1 |
20020118184 | Yeon et al. | Aug 2002 | A1 |
20020145693 | Kim et al. | Oct 2002 | A1 |
20020176034 | Lee | Nov 2002 | A1 |
20030006948 | Son et al. | Jan 2003 | A1 |
20030038766 | Lee et al. | Feb 2003 | A1 |
20030048248 | Fukumoto et al. | Mar 2003 | A1 |
20030086043 | Seo et al. | May 2003 | A1 |
20030160752 | Park | Aug 2003 | A1 |
20040001036 | Takayama et al. | Jan 2004 | A1 |
20040095307 | Kim | May 2004 | A1 |
20040109117 | Lee et al. | Jun 2004 | A1 |
20040246422 | Seo et al. | Dec 2004 | A1 |
20050146490 | Kang et al. | Jul 2005 | A1 |
Number | Date | Country |
---|---|---|
2000-250496 | Sep 2000 | JP |
2004-4857 | Jan 2004 | JP |
10-2005-0071957 | Jul 2005 | KR |
WO 03030137 | Apr 2003 | WO |
WO 2006018800 | Feb 2006 | WO |
Number | Date | Country | |
---|---|---|---|
20060007094 A1 | Jan 2006 | US |