LED drive control circuitry, electronic circuitry, and LED drive control method

Information

  • Patent Grant
  • 11706854
  • Patent Number
    11,706,854
  • Date Filed
    Thursday, December 23, 2021
    2 years ago
  • Date Issued
    Tuesday, July 18, 2023
    10 months ago
Abstract
LED drive control circuitry according to one embodiment outputs an LED drive control signal serving as driving a light emitting diode included in a photocoupler that performs insulation communication in synchronization with a reference clock signal. The LED drive control circuit includes a duty cycle changer that changes a duty cycle of the LED drive control signal in accordance with the reference clock signal and a signal synchronized with the reference clock signal.
Description
FIELD

Embodiments described herein relate generally to LED drive control circuitry, electronic circuitry, and an LED drive control method.


BACKGROUND

Traditionally, a higher-voltage circuit and a lower-voltage circuit are connected through a photocoupling circuit for insulation purpose. For example, an isolation amplifier serves to receive and amplify an input signal from a sensing-target device included in a higher-voltage circuit (primary circuitry) and transmits the resultant signal to a lower-voltage circuit (secondary circuitry). For signal transmission, the isolation amplifier receives a clock signal from the lower-voltage circuit through a light emitting diode (LED) constituting a photocoupler, and performs analog to digital conversion of the clock signal to regenerate a clock signal therefrom and transmit a signal to the lower-voltage circuit in accordance with the regenerated clock signal. The lower-voltage circuit performs signal processing in accordance with a processing clock synchronized with the clock signal transmitted to the higher-voltage circuit.


Light emitting diodes for use in signal transmission are single-phase circuits, therefore, they vary in longevity and current consumption depending on the lighting time. In terms of operability, reliability, and maintenance, light emitting diodes are desirable to be lower in power consumption and longer in longevity.


It is thus preferable to provide an LED drive control circuit, electronic circuitry, and an LED drive control method that can lower power consumption and prolong the longevity of light emitting diodes.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a schematic configuration block diagram of a detection monitoring system according to an embodiment;



FIG. 2 is a schematic configuration block diagram of an isolation amplifier;



FIG. 3 is a function diagram of a clock generator circuit according to a first embodiment;



FIGS. 4A to 4C illustrate generation of an LED driving clock signal in the first embodiment, by way of example;



FIG. 5 is a function diagram of a clock generator circuit according to a second embodiment;



FIGS. 6A to 6C illustrates generation of an LED driving clock signal in the second embodiment, by way of example;



FIG. 7 is a signal timing chart at the time of generating the LED driving clock signal; and



FIG. 8 is a flowchart of processing according to a third embodiment.





DETAILED DESCRIPTION

According to one embodiment, in general, LED drive control circuitry outputs an LED drive control signal serving to drive a light emitting diode included in a photocoupler. The photocoupler performs insulation communication in synchronization with a reference clock signal. The LED drive control circuit includes a duty cycle changer that changes a duty cycle of the LED drive control signal in accordance with the reference clock signal and a signal synchronized with the reference clock signal.


Exemplary embodiments will be explained below with reference to the accompanying drawings. The following will describe a detection monitoring system including an isolation amplifier with a photocoupler, as an example.



FIG. 1 is a schematic configuration block diagram of a detection monitoring system according to an embodiment. A detection monitoring system 10 includes a sensing-target device 11, an isolation amplifier 12, and a controller 13. The sensing-target device 11 serves as an AC three-phase motor, for example, and outputs a sensing output signal. The isolation amplifier 12 receives and amplifies the sensing output signal SS from the sensing-target device 11, to transmit monitoring data ALD in an insulated state. The controller 13 monitors the state of the sensing-target device 11 through the isolation amplifier 12. As configured above, the sensing-target device 11 serves as a higher-voltage circuit, and the controller 13 serves as a lower-voltage circuit.



FIG. 2 is a schematic configuration block diagram of the isolation amplifier. The isolation amplifier 12 includes a primary circuit 21 equipped with input terminals T1 and T2 connected to the sensing-target device 11, and a secondary circuit 22 equipped with a clock terminal TCLK and input/output terminals T1 and T12 that are connected to the controller 13. The secondary circuit 22 is connected in an insulated state to the primary circuit 21 through a photocoupler PC1.


The primary circuit 21 includes a photodetector 31, a photodetection circuit 32, a clock recovery circuit 33, an amplifier circuit 34, a delta-sigma (ΔΣ) modulator 35, a light emitting diode (LED) 36, and an LED driver 37. The photodetector 31 constitutes the photocoupler PC1. The photodetection circuit 32 processes an input signal from the photodetector 31 to output a photodetection signal S11 to the clock recovery circuit 33. The clock recovery circuit 33 receives the photodetection signal S11 and recovers a reference clock signal RefCLK from the photodetection signal S11 for output to the ΔΣ modulator 35. The amplifier circuit 34 receives and amplifies the sensing output signal SS from the sensing-target device 11 through the input terminals T1 and T2 to output an amplified sensing output signal SSA. The ΔΣ modulator 35 performs delta/sigma modulation of the amplified sensing output signal SSA with reference to the reference clock signal RefCLK output from the clock recovery circuit 33, to output an LED control signal SLC. The LED driver 37 drives the LED 36 constituting a photocoupler PC2 by the LED control signal SLC.


The secondary circuit 22 includes an input/output (I/O) 41, a clock generator circuit 42, a light emitting diode (LED) 43, an LED driver 44, a photodetector 45, a photodetection circuit 46, and a decoder 47. The input/output 41 is connected to the clock terminal TCLK and the input/output terminals T1 and T12 for input/output interfacing. The clock generator circuit 42 receives the reference clock signal RefCLK through the input/output 41 to generate an LED driving clock signal LEDCLK with reference to the reference clock signal RefCLK and output the signal to the LED driver 44. The clock generator circuit 42 also generates a decoder clock signal DECCLK in accordance with the reference clock signal RefCLK for output to the decoder 47. The LED driver 44 receives the LED driving clock signal LEDCLK and drives the LED 43 of the photocoupler PC1 in accordance with the LED driving clock signal LEDCLK. The photodetection circuit 46 processes an input signal from the photodetector 45 of the photocoupler PC2 to output a photodetection signal S12. The decoder 47 receives the decoder clock signal DECCLK and decodes the photodetection signal S12 with reference to the decoder clock signal DECCLK to output monitoring data ALD to the controller 13 through the input/output 41 and the input/output terminals T1 and T12.


In the configuration as above, the clock generator circuit 42 includes a frequency multiplier circuit 48 that multiplies the frequency of the reference clock signal RefCLK or a frequency divided signal of the reference clock signal RefCLK to generate the decoder clock signal DECCLK. Further, the clock generator circuit 42 functions as a duty cycle changer.


A schematic operation of the isolation amplifier is now described prior to a specific operation.


In response to receipt of the reference clock signal RefCLK through the clock terminal TCLK and the input/output 41, the clock generator circuit 42 of the secondary circuit 22 of the isolation amplifier 12 generates the LED driving clock signal LEDCLK for output to the LED driver 44. The clock generator circuit 42 generates the decoder clock signal DECCLK for output to the decoder 47. The LED driver drives the LED 43 of the photocoupler PC1 in accordance with the LED driving clock signal LEDCLK to transmit, in an insulated state, the LED driving clock signal LEDCLK to the primary circuit 21.


Consequently, the photodetection circuit 32 of the primary circuit 21 processes an input signal from the photodetector 31 of the photocoupler PC1 to output the photodetection signal S11 to the clock recovery circuit 33. The clock recovery circuit 33 recovers the reference clock signal RefCLK with reference to the photodetection signal S11 for output to the ΔΣ modulator 35.


Concurrently, the amplifier circuit 34 receives and amplifies the sensing output signal SS from the sensing-target device 11 through the input terminals T1 and T2 to output the amplified sensing output signal SSA to the ΔΣ modulator 35.


As a result, the ΔΣ modulator 35 performs delta-sigma modulation of the amplified sensing output signal SSA in accordance with the reference clock signal RefCLK from the clock recovery circuit 33, and outputs the LED control signal SLC to the LED driver 37. The LED driver 37 drives the LED 36 of the photocoupler PC2 in accordance with the LED control signal SLC, to transmit the signal to the secondary circuit 22.


The photodetection circuit 46 of the secondary circuit 22 processes an input signal from the photodetector 45 of the photocoupler PC2 to output the photodetection signal S12 to the decoder 47.


The decoder 47 decodes the photodetection signal S12 in accordance with the decoder clock signal DECCLK to output monitoring data ALD to the controller 13 through the input/output 41 and the input/output terminals T1 and T12.


Consequently, the isolation amplifier 12 can perform signal transmission in an insulated state from the sensing-target device 11 to the controller 13 in synchronization with the reference clock signal RefCLK input from the controller 13.


First Embodiment

The following will describe an operation according to a first embodiment. In the first embodiment, the frequency multiplier circuit 48 multiplies the reference clock signal RefCLK by four to generate the decoder clock signal DECCLK, by way of example.



FIG. 3 is a function diagram of a clock generator circuit according to the first embodiment.


The clock generator circuit 42 includes delay circuits DL0 to DL8, each of which applies, to the input reference clock signal RefCLK, amount of delay corresponding to timing between the rising edge and the falling edge of the decoder clock signal DECCLK. The delay circuits DL0 to DL8 output delay signals φ0 to φ8, respectively.



FIGS. 4A to 4C illustrate examples of generating the LED driving clock signal in the first embodiment. In FIGS. 4A to 4C the LED driving clock signal LEDCLK is generated from the delay signal φ1 or delay signal φ2 by way of example.



FIG. 4A illustrates an exemplary configuration of a logic circuit for generating the LED driving clock signal LEDCLK from the delay signal φ1. The logic circuit 60 includes a NOT circuit 61 with an input terminal that receives the delay signal φ1, and an AND circuit 62 with two input terminals, one of which is connected to the output terminal of the NOT circuit 61, and the other of which receives the reference clock signal RefCLK. The AND circuit 62 outputs the LED driving clock signal LEDCLK.


At time t0, the reference clock signal RefCLK turns to an H-level and the inversion signal /φ1 of the delay signal φ1 is at an H-level. That is, the LED driving clock signal LEDCLK being the output of the AND circuit 62 also turns to an H-level.


At time t1, the delay signal φ1 turns to an H-level, and then the inversion signal /φ1 of the delay signal φ1 turns to an L-level. That is, the LED driving clock signal LEDCLK being the output of the AND circuit 62 also turns to an L-level.


In this way, in the case of generating the LED driving clock signal LEDCLK from the delay signal φ1, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to one cycle of the decoder clock signal DECCLK, to cause the LED 43 to emit light.



FIG. 4B illustrates an exemplary configuration of a logic circuit that generates the LED driving clock signal LEDCLK from the delay signal φ2. A logic circuit 60 includes a NOT circuit 61 with an input terminal that receives the delay signal φ2, and an AND circuit 62 with two input terminals, one of which is connected to the output terminal of the NOT circuit 61, and the other of which receives the reference clock signal RefCLK. The AND circuit 62 outputs the LED driving clock signal LEDCLK.


At time t0, the reference clock signal RefCLK turns to an H-level, and the inversion signal /φ2 of the delay signal φ2 is at an H-level. Thus, the LED driving clock signal LEDCLK being the output of the AND circuit 62 also turns to an H-level.


At time t2, the delay signal φ2 turns to an H-level, and then the inversion signal /φ2 of the delay signal φ2 turns to an L-level. Thus, the LED driving clock signal LEDCLK being the output of the AND circuit 62 also turns to an L-level.


In this way, in the case of generating the LED driving clock signal LEDCLK using the delay signal φ2, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 1.5 cycles of the decoder clock signal DECCLK, to cause the LED 43 to emit light.


Similarly, to generate the LED driving clock signal LEDCLK from the delay signal φ0 or delay signal φ4, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 0.5 cycle of the decoder clock signal DECCLK, to cause the LED 43 to emit light. The LED driving clock signal LEDCLK with a lowest duty is thus generated. In terms of power consumption, it is preferable to use an LED driving clock signal LEDCLK with a lowest duty cycle, among transmissible LED driving clock signals LEDCLK.


The LED driving clock signal LEDCLK is generated using the delay signal φ3 or the delay signal φ7 in the same manner as using the reference clock signal RefCLK. In view of power consumption, thus, the delay signals are not to be used.


According to the first embodiment, as described above, the LED driving clock signal LEDCLK is generated using the edges of the reference clock signal RefCLK and one of the delay signals φ0 to φ2 and the delay signals φ4 to φ6 that are generated by delaying the reference clock signal RefCLK. Herein, the initial transition edge of the reference clock signal RefCLK, i.e., the initial rising edge in the embodiment, is used to generate the LED driving clock signal LEDCLK. This makes it possible to transmit the LED driving clock signal LEDCLK free from the influence of jitter in the frequency multiplier circuit 48 of the LED 43, to the primary circuit 21, with less power consumption.


Second Embodiment

The following will describe an operation according to a second embodiment. In the second embodiment, the frequency multiplier circuit 48 multiplies a half frequency divided signal of the reference clock signal RefCLK by eight to generate the decoder clock signal DECCLK, by way of example.



FIG. 5 is a function diagram of a clock generator circuit according to the second embodiment. The clock generator circuit 42 includes delay circuits DL0 to DL16, each of which receives the reference clock signal RefCLK and applies thereto amount of delay corresponding to timing between the rising edge and falling edge of the decoder clock signal DECCLK. The delay circuits DL0 to DL16 output delay signals φ0 to φ16, respectively.



FIGS. 6A to 6C illustrate examples of generating the LED driving clock signal in the second embodiment. FIG. 6A illustrates an exemplary configuration of a logic circuit that generates the LED driving clock signal LEDCLK using the delay signal φ1, the delay signal φ4, the delay signal φ9, and the delay signal φ12.


The logic circuit 70 includes a first AND circuit 71, a second AND circuit 72, and an OR circuit 73.


The first AND circuit 71 has three input terminals that receive the delay signal φ1, the delay signal φ4, and the reference clock signal RefCLK, respectively. The first AND circuit 71 calculates a logical product of the signals, and outputs it to the OR circuit 73.


The second AND circuit 72 has three input terminals that receive the delay signal φ9, the delay signal φ12, and the reference clock signal RefCLK, respectively. The second AND circuit 72 calculates a logical product of the respective signals, and outputs it to the OR circuit 73.


The OR circuit 73 has two input terminals, one of which is connected to the output terminal of the first AND circuit 71, and the other of which is connected to the output terminal of the second AND circuit 72. The OR circuit 73 calculates a logical sum of the output of the first AND circuit 71 and the output of second AND circuit 72, and outputs the logical sum as the LED driving clock signal LEDCLK.



FIG. 7 is a signal timing chart at the time of generating the LED driving clock signal. As illustrated in FIG. 7, at time t0, the reference clock signal RefCLK turns to an H-level, the delay signal φ1 is at an L-level, and the delay signal φ4 is at an L-level. Thus, the output of the first AND circuit 71 is at an L-level.


Meanwhile, at time t0 the delay signal φ9 is at an H-level and the delay signal φ12 is at an H-level. Thus, the output of second AND circuit 72 is at an H-level. As illustrated in FIG. 6C, thus, the LED driving clock signal LEDCLK being the output of the OR circuit 73 turns to an H-level.


At time t1, the delay signal φ1 turns to an H-level and the delay signal φ4 remains at the L-level. Thus, the output of the first AND circuit 71 still remains at the L-level.


Meanwhile, at time t1 the delay signal φ9 turns to an L-level and the delay signal φ12 remains at the H-level. Thus, the output of the second AND circuit 72 turns to an L-level. As illustrated in FIG. 6C, the LED driving clock signal LEDCLK being the output of the OR circuit 73 turns to an L-level.


In this way, in the case of generating the LED driving clock signal LEDCLK from the delay signal φ1, the delay signal φ4, the delay signal φ9, and the delay signal φ12, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to one cycle of the decoder clock signal DECCLK, to cause the LED 43 to emit light.



FIG. 6B illustrates an exemplary configuration of a logic circuit that generates the LED driving clock signal LEDCLK from the delay signal φ2, the delay signal φ4, the delay signal φ10, and the delay signal φ12. The logic circuit 70 includes a first AND circuit 71, a second AND circuit 72, and an OR circuit 73. The first AND circuit 71 has three input terminals that receive the delay signal φ2, the delay signal φ4, and the reference clock signal RefCLK, respectively. The second AND circuit 72 has three input terminals that receive the delay signal φ10, the delay signal φ12, and the reference clock signal RefCLK. The OR circuit 73 has two input terminals, one of which is connected to the output terminal of the first AND circuit 71, and the other of which is connected to the output terminal of the second AND circuit 72. The OR circuit 73 outputs the LED driving clock signal LEDCLK.


As illustrated in FIG. 7, at time t0, the reference clock signal RefCLK turns to an H-level while the delay signal φ2 is at an L-level and the delay signal φ4 is at an L-level. Thus, the output of the first AND circuit 71 turns to an L-level.


Meanwhile, at time t0 the delay signal φ10 is at an H-level and the delay signal φ12 is at an H-level. Thus, the output of second AND circuit 72 turns to an H-level. As illustrated in FIG. 6C, hence, the LED driving clock signal LEDCLK being the output of the OR circuit 73 turns to an H-level.


At time t2, the delay signal φ2 turns to an H-level, and the delay signal φ4 remains at the L-level. That is, the output of the first AND circuit 71 still remains at the L-level.


Meanwhile, at time t2 the delay signal φ10 turns to an L-level while the delay signal φ12 remains at the H-level. Thus, the output of the second AND circuit 72 turns to an L-level. As illustrated in FIG. 6C, the LED driving clock signal LEDCLK being the output of the OR circuit 73 turns to an L-level.


In this way, in the case of generating the LED driving clock signal LEDCLK using the delay signal φ2, the delay signal φ4, the delay signal φ10, and the delay signal φ12, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 1.5 cycles of the decoder clock signal DECCLK, to cause the LED 43 to emit light.


Similarly, in the case of generating the LED driving clock signal LEDCLK using the delay signal φ0, the delay signal φ4, the delay signal φ8, and the delay signal φ12, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 0.5 cycle of the decoder clock signal DECCLK, to cause the LED 43 to emit light. That is, the LED driving clock signal LEDCLK with a lowest duty is generated.


Similarly, in the case of generating the LED driving clock signal LEDCLK from the delay signal φ3, the delay signal φ4, the delay signal φ1, and the delay signal φ12, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 2.0 cycles of the decoder clock signal DECCLK, to cause the LED 43 to emit light. That is, the LED driving clock signal LEDCLK with a lowest duty is generated.


In view of power consumption, it is preferable to use a LED driving clock signal LEDCLK with a lowest duty cycle, among transmissible LED driving clock signals LEDCLK.


The above embodiment has presented a combination of delay signals and a logic circuit only by way of example. Other combinations are also feasible.


According to the second embodiment, as described above, the LED driving clock signal LEDCLK is generated using a suitable combination of the edges of the half divided frequency signal ½RefCLK of the reference clock signal RefCLK and the delay signals φ0 to φ16 that are generated by delaying the half divided frequency signal ½RefCLK. This makes it possible to transmit, to the primary circuit 21, the LED driving clock signal LEDCLK not affected by jitter in the frequency multiplier circuit 48 of the LED 43, with less power consumption.


Third Embodiment

The above embodiments have not specifically described selection of an LED driving clock signal LEDCLK having a lowest duty cycle at which the LED driver 44 is actually operable. A third embodiment will describe an example of automatically selecting such an LED driving clock signal LEDCLK having a lowest duty cycle.


The following description will refer to FIGS. 4A to 4C again for the sake of better understanding. In this case, a selector (not illustrated) is provided to select one of the delay signals φ0 to φ7 to be able to automatically input the delay signal to the input terminal of the NOT circuit 61 of the logic circuit as illustrated in FIG. 4A.



FIG. 8 is a flowchart of processing according to the third embodiment. First, the selector selects one of the delay signals φ0 to φ7 so as to set the lowest duty cycle, and inputs the selected delay signal to the input terminal of the NOT circuit 61 (step S11). In this example, in the initial state the delay signal φ0 is input to the input terminal of the NOT circuit 61.


As a result, the clock generator circuit 42 generates the LED driving clock signal LEDCLK to drive the LED driver 44 to transmit the LED driving clock signal LEDCLK to the primary circuit (step S12).


The clock recovery circuit 33 then recovers the reference clock signal RefCLK with reference to the LED driving clock signal LEDCLK with the lowest duty cycle, enabling the primary circuit 21 to transmit response data corresponding to a result of sensing the sensing-target device 11. The secondary circuit is to receive the response data within a given length of time.


In view of this, the controller 13 determines whether to have received response data within a given length of time (step S13). Receipt of the response data within the given length of time determined in step S13 (Yes at step S13) signifies that the duty cycle set at the time of this determination can be regarded as a lowest duty cycle at which the LED driver 44 is operable. The controller 13 maintains this duty cycle for performing communication.


No receipt of the response data within the given length of time determined in step S13 (No at step S13) signifies that the set duty cycle at the time of this determination does not allow the LED driver 44 to operate. Thus, the selector selects one of the delay signals to set a higher duty cycle by one (step S14), and inputs the selected delay signal to the input terminal of the NOT circuit 61, returning to step S12.


According to the third embodiment, as described above, it is possible to automatically set the LED driving clock signal LEDCLK with a lowest duty cycle at which the LED driver is operable, and to facilitate reduction in power consumption.


Modification of Embodiment

The above embodiments have not specifically described the relationship between the reference clock signal RefCLK and power consumption. With a fixed delay time between the reference clock signal RefCLK and the delay signal φ0, as the reference clock signal RefCLK lowers in frequency, the LED driving clock signal LEDCLK lowers in duty cycle, thereby improving current consumption reducing effects.


While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the invention. Indeed, these novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes may be made without departing from the spirit of the invention. The accompanying claims and their equivalents are intended to cover such embodiments and the modifications thereof as would fall within the scope and spirit of the invention.

Claims
  • 1. LED drive control circuitry that outputs an LED drive control signal serving to drive a light emitting diode included in a photocoupler, the photocoupler that performs insulation communication in synchronization with a reference clock signal, the LED drive control circuitry comprising: a duty cycle changer that lowers a mean of duty cycles of the LED drive control signal in accordance with the reference clock signal and a signal synchronized with the reference clock signal.
  • 2. The LED drive control circuitry according to claim 1, wherein the signal synchronized with the reference clock signal includes a plurality of delay signals generated by sequentially delaying the reference clock signal by a given length of time.
  • 3. Electronic circuitry comprising: a photocoupler comprising a light emitting diode and a photodetector;a first signal processing circuit; anda second signal processing circuit, the electronic circuitry that performs insulation communication between the first signal processing circuit and the second signal processing circuit through the photocoupler, the circuitry further comprisinga duty cycle changer that lowers a mean of duty cycles of an LED drive control signal in accordance with a reference clock signal and a signal synchronized with the reference clock signal, the LED drive control signal serving to drive the light emitting diode.
  • 4. The electronic circuit according to claim 3, wherein the duty cycle changer is configured to use, as the signal synchronized with the reference clock signal, a plurality of delay signals generated by sequentially delaying the reference clock signal by a given length of time.
  • 5. An LED drive control method for driving a light emitting diode included in a photocoupler, the photocoupler that performs insulation communication in synchronization with a reference clock signal, the method comprising: generating a signal synchronized with the reference clock signal; andlowering a mean of duty cycles of an LED drive control signal in accordance with the reference clock signal and a signal synchronized with the reference clock signal, the LED drive control signal serving to drive the light emitting diode.
  • 6. The LED drive control method according to claim 5, wherein the generating a signal synchronized with the reference clock signal comprises generating a plurality of delay signals as the signal synchronized with the reference clock signal by sequentially delaying the reference clock signal by a given length of time.
Priority Claims (1)
Number Date Country Kind
2019-170591 Sep 2019 JP national
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of U.S. application Ser. No. 16/999,231 filed on Aug. 21, 2020 and is based upon and claims the benefit of priority from Japanese Application No. 2019-170591, filed on Sep. 19, 2019, the entire contents of which are incorporated herein by reference.

US Referenced Citations (102)
Number Name Date Kind
3902060 Neuner Aug 1975 A
4061887 Kasson Dec 1977 A
4081787 Lee Mar 1978 A
4675575 Smith Jun 1987 A
4985886 Yomogida Jan 1991 A
5351107 Nakane Sep 1994 A
5548210 Dittrich Aug 1996 A
6018508 Hasegawa Jan 2000 A
6150847 Lu Nov 2000 A
6225751 Komatsu May 2001 B1
6323796 Krone Nov 2001 B1
6459670 Kuwahara Oct 2002 B1
6885249 Suzunaga Apr 2005 B2
7304594 Sakura Dec 2007 B2
7369067 Kishi May 2008 B2
7369151 Ishikawa May 2008 B2
7385495 Buhr Jun 2008 B2
7449669 Sakura Nov 2008 B2
7453784 Kato Nov 2008 B2
7548700 Furuya Jun 2009 B2
7580053 Ishikawa Aug 2009 B2
7635837 Uo Dec 2009 B2
7715726 Chen May 2010 B2
7787780 Suzunaga Aug 2010 B2
7915838 VanEss Mar 2011 B2
8155537 Saitou Apr 2012 B2
8441204 Otake May 2013 B2
8447185 Uo May 2013 B2
8704565 Uo Apr 2014 B2
8761599 Uo Jun 2014 B2
9060406 Pereira Jun 2015 B2
9077352 Uo Jul 2015 B2
9155144 Mitterbacher Oct 2015 B2
9173107 Shimizu Oct 2015 B2
9270237 Imai Feb 2016 B2
9306662 Hematy Apr 2016 B1
9433041 Mitterbacher Aug 2016 B2
9479325 Hematy Oct 2016 B1
9736901 Zhao Aug 2017 B2
9877361 Williams Jan 2018 B2
10039171 Li Jul 2018 B1
10314124 Yang Jun 2019 B1
10575377 Eum Feb 2020 B2
10673478 Harada Jun 2020 B2
10862544 Ikeuchi Dec 2020 B2
10999906 Lan May 2021 B1
11006488 Williams May 2021 B2
11171648 Ikeuchi Nov 2021 B2
11246200 Ikeuchi Feb 2022 B2
11432387 Saes Aug 2022 B2
11483001 Ikeuchi Oct 2022 B2
11502608 Aoki Nov 2022 B2
20050219354 Omori Oct 2005 A1
20060083011 Buhr Apr 2006 A1
20060187979 Ishikawa Aug 2006 A1
20060279438 Kishi Dec 2006 A1
20070075886 Sakura Apr 2007 A1
20080186376 Ishikawa Aug 2008 A1
20080292325 Chen Nov 2008 A1
20090018458 Cao Jan 2009 A1
20090073626 Saitou Mar 2009 A1
20090108769 Ishikita Apr 2009 A1
20100259179 Bowling Oct 2010 A1
20110075525 Kimura Mar 2011 A1
20110084991 Yu Apr 2011 A1
20110188864 Uo Aug 2011 A1
20120133295 Pereira May 2012 A1
20120229946 Shirakawa Sep 2012 A1
20120303324 Nakatani Nov 2012 A1
20130039648 Uo Feb 2013 A1
20130182595 Shimizu Jul 2013 A1
20130214835 Uo Aug 2013 A1
20140128941 Williams May 2014 A1
20140153935 Uo Jun 2014 A1
20140333144 Ikeuchi Nov 2014 A1
20140339905 Moritsuka Nov 2014 A1
20140368122 Mitterbacher Dec 2014 A1
20150084544 Mitterbacher Mar 2015 A1
20150132006 Inoue May 2015 A1
20150257230 Lee Sep 2015 A1
20150270727 Fukute Sep 2015 A1
20160050733 Joo Feb 2016 A1
20160105939 Lee Apr 2016 A1
20170039161 Gauthier, Jr. Feb 2017 A1
20170111969 Zhao Apr 2017 A1
20170215240 Sawada Jul 2017 A1
20180145672 Shimizu May 2018 A1
20180146520 Williams May 2018 A1
20190141802 Saes May 2019 A1
20190155199 Saito May 2019 A1
20190159308 Eum May 2019 A1
20200075225 Ikeuchi Mar 2020 A1
20200076478 Ikeuchi Mar 2020 A1
20200187328 Chen Jun 2020 A1
20200245430 Wen Jul 2020 A1
20210092813 Ikeuchi Mar 2021 A1
20210100082 Aoki Apr 2021 A1
20210258011 Ikeuchi Aug 2021 A1
20210328588 Ikeuchi Oct 2021 A1
20220117055 Ikeuchi Apr 2022 A1
20220291707 Ikeuchi Sep 2022 A1
20220416667 Aoki Dec 2022 A1
Foreign Referenced Citations (6)
Number Date Country
105406838 Mar 2016 CN
2000-236241 Aug 2000 JP
2007-104106 Apr 2007 JP
2009-081829 Apr 2009 JP
2014-090257 May 2014 JP
2014-110491 Jun 2014 JP
Related Publications (1)
Number Date Country
20220117055 A1 Apr 2022 US
Divisions (1)
Number Date Country
Parent 16999231 Aug 2020 US
Child 17560866 US