This application is based upon and claims the benefit of priority from Japanese Application No. 2019-170591, filed on Sep. 19, 2019, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to LED drive control circuitry, electronic circuitry, and an LED drive control method.
Traditionally, a higher-voltage circuit and a lower-voltage circuit are connected through a photocoupling circuit for insulation purpose. For example, an isolation amplifier serves to receive and amplify an input signal from a sensing-target device included in a higher-voltage circuit (primary circuitry) and transmits the resultant signal to a lower-voltage circuit (secondary circuitry). For signal transmission, the isolation amplifier receives a clock signal from the lower-voltage circuit through a light emitting diode (LED) constituting a photocoupler, and performs analog to digital conversion of the clock signal to regenerate a clock signal therefrom and transmit a signal to the lower-voltage circuit in accordance with the regenerated clock signal. The lower-voltage circuit performs signal processing in accordance with a processing clock synchronized with the clock signal transmitted to the higher-voltage circuit.
Light emitting diodes for use in signal transmission are single-phase circuits, therefore, they vary in longevity and current consumption depending on the lighting time. In terms of operability, reliability, and maintenance, light emitting diodes are desirable to be lower in power consumption and longer in longevity.
It is thus preferable to provide an LED drive control circuit, electronic circuitry, and an LED drive control method that can lower power consumption and prolong the longevity of light emitting diodes.
According to one embodiment, in general, LED drive control circuitry outputs an LED drive control signal serving to drive a light emitting diode included in a photocoupler. The photocoupler performs insulation communication in synchronization with a reference clock signal. The LED drive control circuit includes a duty cycle changer that changes a duty cycle of the LED drive control signal in accordance with the reference clock signal and a signal synchronized with the reference clock signal.
Exemplary embodiments will be explained below with reference to the accompanying drawings. The following will describe a detection monitoring system including an isolation amplifier with a photocoupler, as an example.
The primary circuit 21 includes a photodetector 31, a photodetection circuit 32, a clock recovery circuit 33, an amplifier circuit 34, a delta-sigma (ΔΣ) modulator 35, a light emitting diode (LED) 36, and an LED driver 37. The photodetector 31 constitutes the photocoupler PC1. The photodetection circuit 32 processes an input signal from the photodetector 31 to output a photodetection signal S11 to the clock recovery circuit 33. The clock recovery circuit 33 receives the photodetection signal S11 and recovers a reference clock signal RefCLK from the photodetection signal S11 for output to the ΔΣ modulator 35. The amplifier circuit 34 receives and amplifies the sensing output signal SS from the sensing-target device 11 through the input terminals T1 and T2 to output an amplified sensing output signal SSA. The ΔΣ modulator 35 performs delta/sigma modulation of the amplified sensing output signal SSA with reference to the reference clock signal RefCLK output from the clock recovery circuit 33, to output an LED control signal SLC. The LED driver 37 drives the LED 36 constituting a photocoupler PC2 by the LED control signal SLC.
The secondary circuit 22 includes an input/output (I/O) 41, a clock generator circuit 42, a light emitting diode (LED) 43, an LED driver 44, a photodetector 45, a photodetection circuit 46, and a decoder 47. The input/output 41 is connected to the clock terminal TCLK and the input/output terminals T11 and T12 for input/output interfacing. The clock generator circuit 42 receives the reference clock signal RefCLK through the input/output 41 to generate an LED driving clock signal LEDCLK with reference to the reference clock signal RefCLK and output the signal to the LED driver 44. The clock generator circuit 42 also generates a decoder clock signal DECCLK in accordance with the reference clock signal RefCLK for output to the decoder 47. The LED driver 44 receives the LED driving clock signal LEDCLK and drives the LED 43 of the photocoupler PC1 in accordance with the LED driving clock signal LEDCLK. The photodetection circuit 46 processes an input signal from the photodetector 45 of the photocoupler PC2 to output a photodetection signal S12. The decoder 47 receives the decoder clock signal DECCLK and decodes the photodetection signal S12 with reference to the decoder clock signal DECCLK to output monitoring data ALD to the controller 13 through the input/output 41 and the input/output terminals T11 and T12.
In the configuration as above, the clock generator circuit 42 includes a frequency multiplier circuit 48 that multiplies the frequency of the reference clock signal RefCLK or a frequency divided signal of the reference clock signal RefCLK to generate the decoder clock signal DECCLK. Further, the clock generator circuit 42 functions as a duty cycle changer.
A schematic operation of the isolation amplifier is now described prior to a specific operation.
In response to receipt of the reference clock signal RefCLK through the clock terminal TCLK and the input/output 41, the clock generator circuit 42 of the secondary circuit 22 of the isolation amplifier 12 generates the LED driving clock signal LEDCLK for output to the LED driver 44. The clock generator circuit 42 generates the decoder clock signal DECCLK for output to the decoder 47. The LED driver drives the LED 43 of the photocoupler PC1 in accordance with the LED driving clock signal LEDCLK to transmit, in an insulated state, the LED driving clock signal LEDCLK to the primary circuit 21.
Consequently, the photodetection circuit 32 of the primary circuit 21 processes an input signal from the photodetector 31 of the photocoupler PC1 to output the photodetection signal S11 to the clock recovery circuit 33. The clock recovery circuit 33 recovers the reference clock signal RefCLK with reference to the photodetection signal S11 for output to the ΔΣ modulator 35.
Concurrently, the amplifier circuit 34 receives and amplifies the sensing output signal SS from the sensing-target device 11 through the input terminals T1 and T2 to output the amplified sensing output signal SSA to the ΔΣ modulator 35.
As a result, the ΔΣ modulator 35 performs delta-sigma modulation of the amplified sensing output signal SSA in accordance with the reference clock signal RefCLK from the clock recovery circuit 33, and outputs the LED control signal SLC to the LED driver 37. The LED driver 37 drives the LED 36 of the photocoupler PC2 in accordance with the LED control signal SLC, to transmit the signal to the secondary circuit 22.
The photodetection circuit 46 of the secondary circuit 22 processes an input signal from the photodetector 45 of the photocoupler PC2 to output the photodetection signal S12 to the decoder 47.
The decoder 47 decodes the photodetection signal S12 in accordance with the decoder clock signal DECCLK to output monitoring data ALD to the controller 13 through the input/output 41 and the input/output terminals T11 and T12.
Consequently, the isolation amplifier 12 can perform signal transmission in an insulated state from the sensing-target device 11 to the controller 13 in synchronization with the reference clock signal RefCLK input from the controller 13.
The following will describe an operation according to a first embodiment. In the first embodiment, the frequency multiplier circuit 48 multiplies the reference clock signal RefCLK by four to generate the decoder clock signal DECCLK, by way of example.
The clock generator circuit 42 includes delay circuits DL0 to DL8, each of which applies, to the input reference clock signal RefCLK, amount of delay corresponding to timing between the rising edge and the falling edge of the decoder clock signal DECCLK. The delay circuits DL0 to DL8 output delay signals φ0 to φ8, respectively.
At time t0, the reference clock signal RefCLK turns to an H-level and the inversion signal /φ1 of the delay signal φ1 is at an H-level. That is, the LED driving clock signal LEDCLK being the output of the AND circuit 62 also turns to an H-level.
At time t1, the delay signal φ1 turns to an H-level, and then the inversion signal /φ1 of the delay signal φ1 turns to an L-level. That is, the LED driving clock signal LEDCLK being the output of the AND circuit 62 also turns to an L-level.
In this way, in the case of generating the LED driving clock signal LEDCLK from the delay signal φ1, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to one cycle of the decoder clock signal DECCLK, to cause the LED 43 to emit light.
At time t0, the reference clock signal RefCLK turns to an H-level, and the inversion signal /φ2 of the delay signal φ2 is at an H-level. Thus, the LED driving clock signal LEDCLK being the output of the AND circuit 62 also turns to an H-level.
At time t2, the delay signal φ2 turns to an H-level, and then the inversion signal /φ2 of the delay signal φ2 turns to an L-level. Thus, the LED driving clock signal LEDCLK being the output of the AND circuit 62 also turns to an L-level.
In this way, in the case of generating the LED driving clock signal LEDCLK using the delay signal φ2, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 1.5 cycles of the decoder clock signal DECCLK, to cause the LED 43 to emit light.
Similarly, to generate the LED driving clock signal LEDCLK from the delay signal φ0 or delay signal φ4, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 0.5 cycle of the decoder clock signal DECCLK, to cause the LED 43 to emit light. The LED driving clock signal LEDCLK with a lowest duty is thus generated. In terms of power consumption, it is preferable to use an LED driving clock signal LEDCLK with a lowest duty cycle, among transmissible LED driving clock signals LEDCLK.
The LED driving clock signal LEDCLK is generated using the delay signal φ3 or the delay signal φ7 in the same manner as using the reference clock signal RefCLK. In view of power consumption, thus, the delay signals are not to be used.
According to the first embodiment, as described above, the LED driving clock signal LEDCLK is generated using the edges of the reference clock signal RefCLK and one of the delay signals φ0 to φ2 and the delay signals φ4 to φ6 that are generated by delaying the reference clock signal RefCLK. Herein, the initial transition edge of the reference clock signal RefCLK, i.e., the initial rising edge in the embodiment, is used to generate the LED driving clock signal LEDCLK. This makes it possible to transmit the LED driving clock signal LEDCLK free from the influence of jitter in the frequency multiplier circuit 48 of the LED 43, to the primary circuit 21, with less power consumption.
The following will describe an operation according to a second embodiment. In the second embodiment, the frequency multiplier circuit 48 multiplies a half frequency divided signal of the reference clock signal RefCLK by eight to generate the decoder clock signal DECCLK, by way of example.
The logic circuit 70 includes a first AND circuit 71, a second AND circuit 72, and an OR circuit 73.
The first AND circuit 71 has three input terminals that receive the delay signal φ1, the delay signal φ4, and the reference clock signal RefCLK, respectively. The first AND circuit 71 calculates a logical product of the signals, and outputs it to the OR circuit 73.
The second AND circuit 72 has three input terminals that receive the delay signal φ9, the delay signal φ12, and the reference clock signal RefCLK, respectively. The second AND circuit 72 calculates a logical product of the respective signals, and outputs it to the OR circuit 73.
The OR circuit 73 has two input terminals, one of which is connected to the output terminal of the first AND circuit 71, and the other of which is connected to the output terminal of the second AND circuit 72. The OR circuit 73 calculates a logical sum of the output of the first AND circuit 71 and the output of second AND circuit 72, and outputs the logical sum as the LED driving clock signal LEDCLK.
Meanwhile, at time t0 the delay signal φ9 is at an H-level and the delay signal φ12 is at an H-level. Thus, the output of second AND circuit 72 is at an H-level. As illustrated in
At time t1, the delay signal φ1 turns to an H-level and the delay signal φ4 remains at the L-level. Thus, the output of the first AND circuit 71 remains at the L-level.
Meanwhile, at time t1 the delay signal φ9 turns to an L-level and the delay signal φ12 remains at the H-level. Thus, the output of the second AND circuit 72 turns to an L-level. As illustrated in
In this way, in the case of generating the LED driving clock signal LEDCLK from the delay signal φ1, the delay signal φ4, the delay signal φ9, and the delay signal φ12, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to one cycle of the decoder clock signal DECCLK, to cause the LED 43 to emit light.
As illustrated in
Meanwhile, at time t0 the delay signal φ10 is at an H-level and the delay signal φ12 is at an H-level. Thus, the output of second AND circuit 72 turns to an H-level. As illustrated in
At time t2, the delay signal φ2 turns to an H-level, and the delay signal φ4 remains at the L-level. That is, the output of the first AND circuit 71 still remains at the L-level.
Meanwhile, at time t2 the delay signal φ10 turns to an L-level while the delay signal φ12 remains at the H-level. Thus, the output of the second AND circuit 72 turns to an L-level. As illustrated in
In this way, in the case of generating the LED driving clock signal LEDCLK using the delay signal φ2, the delay signal φ4, the delay signal φ10, and the delay signal φ12, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 1.5 cycles of the decoder clock signal DECCLK, to cause the LED 43 to emit light.
Similarly, in the case of generating the LED driving clock signal LEDCLK using the delay signal φ0, the delay signal φ4, the delay signal φ8, and the delay signal φ12, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 0.5 cycle of the decoder clock signal DECCLK, to cause the LED 43 to emit light. That is, the LED driving clock signal LEDCLK with a lowest duty is generated.
Similarly, in the case of generating the LED driving clock signal LEDCLK from the delay signal φ3, the delay signal φ4, the delay signal φ11, and the delay signal φ12, the LED driving clock signal LEDCLK is output to the LED 43 for a period corresponding to 2.0 cycles of the decoder clock signal DECCLK, to cause the LED 43 to emit light. That is, the LED driving clock signal LEDCLK with a lowest duty is generated.
In view of power consumption, it is preferable to use a LED driving clock signal LEDCLK with a lowest duty cycle, among transmissible LED driving clock signals LEDCLK.
The above embodiment has presented a combination of delay signals and a logic circuit only by way of example. Other combinations are also feasible.
According to the second embodiment, as described above, the LED driving clock signal LEDCLK is generated using a suitable combination of the edges of the half divided frequency signal ½RefCLK of the reference clock signal RefCLK and the delay signals φ0 to φ16 that are generated by delaying the half divided frequency signal ½RefCLK. This makes it possible to transmit, to the primary circuit 21, the LED driving clock signal LEDCLK not affected by jitter in the frequency multiplier circuit 48 of the LED 43, with less power consumption.
The above embodiments have not specifically described selection of an LED driving clock signal LEDCLK having a lowest duty cycle at which the LED driver 44 is actually operable. A third embodiment will describe an example of automatically selecting such an LED driving clock signal LEDCLK having a lowest duty cycle.
The following description will refer to
As a result, the clock generator circuit 42 generates the LED driving clock signal LEDCLK to drive the LED driver 44 to transmit the LED driving clock signal LEDCLK to the primary circuit (step S12).
The clock recovery circuit 33 then recovers the reference clock signal RefCLK with reference to the LED driving clock signal LEDCLK with the lowest duty cycle, enabling the primary circuit 21 to transmit response data corresponding to a result of sensing the sensing-target device 11. The secondary circuit is to receive the response data within a given length of time.
In view of this, the controller 13 determines whether to have received response data within a given length of time (step S13). Receipt of the response data within the given length of time determined in step S13 (Yes at step S13) signifies that the duty cycle set at the time of this determination can be regarded as a lowest duty cycle at which the LED driver 44 is operable. The controller 13 maintains this duty cycle for performing communication.
No receipt of the response data within the given length of time determined in step S13 (No at step S13) signifies that the set duty cycle at the time of this determination does not allow the LED driver 44 to operate. Thus, the selector selects one of the delay signals to set a higher duty cycle by one (step S14), and inputs the selected delay signal to the input terminal of the NOT circuit 61, returning to step S12.
According to the third embodiment, as described above, it is possible to automatically set the LED driving clock signal LEDCLK with a lowest duty cycle at which the LED driver is operable, and to facilitate reduction in power consumption.
The above embodiments have not specifically described the relationship between the reference clock signal RefCLK and power consumption. With a fixed delay time between the reference clock signal RefCLK and the delay signal φ0, as the reference clock signal RefCLK lowers in frequency, the LED driving clock signal LEDCLK lowers in duty cycle, thereby improving current consumption reducing effects.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the invention. Indeed, these novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes may be made without departing from the spirit of the invention. The accompanying claims and their equivalents are intended to cover such embodiments and the modifications thereof as would fall within the scope and spirit of the invention.
Number | Date | Country | Kind |
---|---|---|---|
JP2019-170591 | Sep 2019 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
3902060 | Neuner | Aug 1975 | A |
4061887 | Kasson | Dec 1977 | A |
4081787 | Lee | Mar 1978 | A |
4985886 | Yomogida | Jan 1991 | A |
5548210 | Dittrich | Aug 1996 | A |
6225751 | Komatsu | May 2001 | B1 |
6323796 | Krone | Nov 2001 | B1 |
6885249 | Suzunaga | Apr 2005 | B2 |
7369067 | Kishi | May 2008 | B2 |
7449669 | Sakura | Nov 2008 | B2 |
7453784 | Kato | Nov 2008 | B2 |
7548700 | Furuya | Jun 2009 | B2 |
7635837 | Uo | Dec 2009 | B2 |
7715726 | Chen | May 2010 | B2 |
7787780 | Suzunaga | Aug 2010 | B2 |
7915838 | VanEss | Mar 2011 | B2 |
8155537 | Saitou | Apr 2012 | B2 |
8441204 | Otake | May 2013 | B2 |
8447185 | Uo | May 2013 | B2 |
8704565 | Uo | Apr 2014 | B2 |
8761599 | Uo | Jun 2014 | B2 |
9077352 | Uo | Jul 2015 | B2 |
9173107 | Shimizu | Oct 2015 | B2 |
9270237 | Imai | Feb 2016 | B2 |
9306662 | Hematy | Apr 2016 | B1 |
9479325 | Hematy | Oct 2016 | B1 |
9877361 | Williams | Jan 2018 | B2 |
10039171 | Li | Jul 2018 | B1 |
10314124 | Yang | Jun 2019 | B1 |
10673478 | Harada | Jun 2020 | B2 |
10999906 | Lan | May 2021 | B1 |
11006488 | Williams | May 2021 | B2 |
20050219354 | Omori | Oct 2005 | A1 |
20060279438 | Kishi | Dec 2006 | A1 |
20080292325 | Chen | Nov 2008 | A1 |
20090018458 | Cao | Jan 2009 | A1 |
20090073626 | Saitou | Mar 2009 | A1 |
20100259179 | Bowling | Oct 2010 | A1 |
20110075525 | Kimura | Mar 2011 | A1 |
20110084991 | Yu | Apr 2011 | A1 |
20110188864 | Uo | Aug 2011 | A1 |
20120229946 | Shirakawa | Sep 2012 | A1 |
20120303324 | Nakatani | Nov 2012 | A1 |
20130039648 | Uo | Feb 2013 | A1 |
20130182595 | Shimizu | Jul 2013 | A1 |
20130214835 | Uo | Aug 2013 | A1 |
20140128941 | Williams | May 2014 | A1 |
20140153935 | Uo | Jun 2014 | A1 |
20140333144 | Ikeuchi | Nov 2014 | A1 |
20140339905 | Moritsuka | Nov 2014 | A1 |
20150132006 | Inoue | May 2015 | A1 |
20150257230 | Lee | Sep 2015 | A1 |
20150270727 | Fukute | Sep 2015 | A1 |
20160050733 | Joo | Feb 2016 | A1 |
20160105939 | Lee | Apr 2016 | A1 |
20170039161 | Gauthier, Jr. | Feb 2017 | A1 |
20170215240 | Sawada | Jul 2017 | A1 |
20180145672 | Shimizu | May 2018 | A1 |
20180146520 | Williams | May 2018 | A1 |
20190155199 | Saito | May 2019 | A1 |
20200075225 | Ikeuchi | Mar 2020 | A1 |
20200076478 | Ikeuchi | Mar 2020 | A1 |
20200187328 | Chen | Jun 2020 | A1 |
20200245430 | Wen | Jul 2020 | A1 |
20210092813 | Ikeuchi | Mar 2021 | A1 |
20210100082 | Aoki | Apr 2021 | A1 |
20210258011 | Ikeuchi | Aug 2021 | A1 |
Number | Date | Country |
---|---|---|
2009-081829 | Apr 2009 | JP |
2014-090257 | May 2014 | JP |
2014-110491 | Jun 2014 | JP |
Number | Date | Country | |
---|---|---|---|
20210092813 A1 | Mar 2021 | US |