The above and other objects, features and advantages of this invention will become more apparent by reference to the following detailed description of the invention taken in conjunction with the accompanying drawings, wherein:
Preferred embodiment of the present invention will now be explained in detail with reference to the drawings.
As shown in
The input buffer 20 is a buffer that receives a signal in the form of, for example, SSTL (Stab Series Terminated Logic). An external signal IN is supplied to one of input terminals of the input buffer 20 whereas a reference voltage Vref is supplied to the other input terminal of the input buffer 20. By so configuring the input buffer 20, a signal A output from the input buffer 20 has an external power supply potential VDD if the external signal IN is higher than the reference voltage Vref, and the signal A has a ground potential VSS if the external signal A is lower than the reference voltage Vref. In other words, the signal A output from the input buffer 20 has an amplitude from the external power supply potential VDD to the ground potential VSS.
The signal A generated as stated above is supplied to the inverter 21 arranged in rear of the input buffer 20 and also supplied to a switching circuit 30.
The inverter circuit 21 includes a P-channel MOS transistor MP21 and an N-channel MOS transistor MN21 connected in series between a power supply terminal E and the ground potential VSS. The signal A output from the input buffer 20 is supplied in common to gate electrodes of the transistors MP21 and MN21.
Meanwhile, the switching circuit 30 includes a delay circuit 31 receiving the signal A, an inverter circuit 32 inverting a signal C output from the delay circuit 31 and generating a signal D, a P-channel MOS transistor MP23 receiving the signal C, and a P-channel MOS transistor MP24 receiving the signal D. The transistors MP23 and MP24 function as a power supply circuit supplying a power supply voltage to the power supply terminal E of the inverter circuit 21. Because the signals C and D are complementary to each other, the transistors MP23 and MP24 exclusively turn ON.
As shown in
A delay produced by the delay circuit 31 is set smaller than a signal width. The “signal width” signifies an effective data width of the external signal IN and corresponds to a time from a rising edge of the signal A to a fall edge thereof and to a time from the falling edge to the rising edge thereof. If the signal width is not constant, the delay produced by the delay circuit 31 is set smaller than a minimum signal width. By so setting, the signal C output from the delay circuit 31 rises before a level of the signal A changes from high level (VDD) to low level (VSS), and falls before the level of the signal A changes from the low level (VSS) to the high level (VDD).
Furthermore, the delay produced by the delay circuit 31 is set larger than a rising time of the signal A and a falling time of the signal A. Namely, while it takes a certain time for the signal A to change from the high level (VDD) to the low level (VSS) or change in an opposite direction, the delay produced by the delay circuit 31 is set larger than the certain time. By so setting, the signal C output from the delay circuit 31 rises after the change of the signal A from the low level (VSS) to the high level (VDD) ends, and falls after the change of the signal A from the high level (VDD) to the low level (VSS) ends.
Thus, the signal C rises in the period in which the signal A is at the high level (VDD), and falls in the period in which the signal A is at the low level (VSS). In other words, in the period in which the signal A changes from the low level (VSS) to the high level (VDD), the transistor MP23 is in the ON state to the inverter circuit 21, so that the internal power supply potential VPERI is supplied to the power supply terminal E of the inverter circuit 21. On the other hand, in the period in which the signal A changes from the high level (VDD) to the low level (VSS), the transistor MP24 is in the ON state to the inverter circuit 21, so that the external power supply potential VDD is supplied to the power supply terminal E of the inverter circuit 21.
The signal B output from the inverter circuit 21 is supplied to the inverter circuit 22 arranged in rear of the inverter circuit 21.
The inverter circuit 22 includes a P-channel MOS transistor MP22 and an N-channel MOS transistor MN22 connected in series between the internal power supply potential VPERI and the ground potential VSS. The signal B output from the inverter circuit 21 is supplied in common to gate electrodes of the transistors MP22 and MN22. An output of the inverter circuit 22 is a level-converted output signal OUT.
First, attention is paid to a period in which the signal A rises from time t10 to time t12. In this period, because the signal C output from the delay circuit 31 is at the low level, the internal power supply potential VPERI is supplied to the power supply terminal E of the inverter circuit 21. Accordingly, in this period, a threshold of the inverter circuit 21 is half the internal power supply potential VPERI, i.e., VPERI/2.
Due to this, it is necessary to take a period T11 in which the signal A rises from VSS to VPERI/2 in order for the signal A to exceed the threshold of the inverter circuit 21. The period T11 corresponds to a delay time produced when the inverter circuit 21 falls. The period T11 is defined as a period necessary for the signal A to change by VPERI/2.
While the inverter circuit 22 receiving the signal B outputs the signal OUT by inverting the signal, as explained above, since the internal power supply potential VPERI is supplied to the power supply terminal of the inverter circuit 22, the threshold of the inverter circuit 22 is VPERI/2. Therefore, it is necessary to take a period T21 in order for the signal B to exceed the threshold of the inverter circuit 22 in which the signal B falls from VPERI to VPERI/2 at time t21. The period T21 corresponds to a delay time produced when the inverter circuit 22 rises. The period T21 is defined as a period necessary for the signal B to change by VPERI/2.
Thereafter, when the signal C output from the delay circuit 31 changes to the high level at time t13, the transistor MP24 turns ON. Therefore, the external power supply potential VDD is supplied to the power supply terminal E of the inverter circuit 21. As a result, the threshold of the inverter circuit 21 changes to half the external power supply potential VDD, i.e., VDD/2.
The signal A rises from time t14 to time t16. In the period from the time t14 to the time t16, the threshold of the inverter circuit 21 is VDD/2 as stated above. Due to this, it is necessary to take a period T12 in which the signal A falls from VDD to VDD/2 in order for the signal A to exceed the threshold of the inverter circuit 21 at time t15. The period T12 corresponds to a delay time produced when the inverter circuit 21 rises. The period T12 is defined as a period necessary for the signal A to change by VDD/2.
Because of VDD>VPERI, the relationship between the delay time T11 at the rising of the inverter 21 and the delay time T12 at the falling of the inverter 21 is represented by T11<T12. That is, a time period corresponding to (T12−T11) is an imbalance produced by level conversion made by the inverter circuit 21, and corresponds to a time necessary for the signal A to change by (VDD-VPER)/2.
It is assumed that VDD is 2.5 V and VPER is 1.8 V. On this assumption, the period T11 corresponds to a change of 0.9 V whereas the period T12 corresponds to a change of 1.25 V. The difference between the changes is as small as a time corresponding to a change of 0.35 V. In the conventional level conversion circuit, the imbalance corresponding to the change of 0.7 V occurs. Therefore, an imbalance amount is reduced to half the imbalance amount produced in a conventional level conversion circuit.
Moreover, a threshold of the inverter circuit 22 receiving the signal B is VPERI/2. Therefore, it is necessary to take a period T22 in which the signal B rises from VSS to VPERI/2 in order for the signal B to exceed the threshold of the inverter circuit 22 at time t22. The period T22 corresponds to a delay time produced when the inverter circuit 22 falls, and is defined as a period necessary for the signal B to change by VPERI/2. The period T22 is substantially identical to the period T21. That is, the difference between the rising edge delay and the falling edge delay is substantially zero in the inverter circuit 22, so that no imbalance occurs.
As explained above, according to the present embodiment, the external power supply potential VDD is supplied as the power supply voltage of the inverter circuit 21 in the period in which the signal A changes from the low level to the high level. Further, the internal power supply potential VPERI is supplied as the power supply voltage of the inverter circuit 21 in the period in which the signal A changes from the high level to the low level. Accordingly, the threshold of the inverter circuit 21 during rising changes from that during falling. As a result, the difference between the delay time T11 produced when the inverter circuit 21 falls and the delay time T12 produced when the inverter circuit 21 rises is smaller than that according to the conventional technique. The level conversion circuit can, therefore, perform level conversion with smaller imbalance. It is thereby possible to ensure a sufficient setup time and hold time of, for example, an address signal synchronous with a clock. In addition, it is thereby possible to ensure that a semiconductor device using the level conversion circuit according to the present embodiment operates at high rate.
The present invention is in no way limited to the aforementioned embodiments, but rather various modifications are possible within the scope of the invention as recited in the claims, and naturally these modifications are included within the scope of the invention.
For example, two inverter circuits are employed as gate circuits for level conversion in the level conversion circuit according to the embodiment. However, the present invention is not limited thereto. Other gate circuits such as NAND circuits can be employed in place of the inverter circuits in the level conversion circuit.
Number | Date | Country | Kind |
---|---|---|---|
2006-177800 | Jun 2006 | JP | national |