Claims
- 1. A semiconductor integrated circuit device comprising:
- a plurality of input circuits each having input and output terminals, at least one of the plurality of input circuits being coupled to receive an input digital signal having a first predetermined level at its input terminal and including means for providing an output digital signal having a second predetermined level greater than the first predetermined level at its output terminal, the means for providing an output digital signal including:
- a first bipolar transistor having a base and a collecter-emitter path coupled between a first power supply terminal and said output terminal of said at least one of said input circuits;
- a switching transistor having a control terminal and a current path coupled between said output terminal of said at least one of said input circuits and a second power supply terminal, and
- a drive circuit having an input responding to the input digital signal, a first output coupled to the base of the first bipolar transistor and a second output coupled to the control terminal of the switching transistor and including means for driving the first bipolar transistor and the switching transistor so that the first bipolar transistor and the switching transistor are operated complementary to each other, wherein the drive circuit includes P- and N-channel MOSFETs, and
- an internal logic block including a plurality of gate circuits each of which includes P- and N-channel MOSFETS, the internal logic block having inputs coupled to the outputs terminals of the input circuits, and including means for performing logic operations on input signals received at the inputs of the internal logic block and generating output signals based on the logic operations at outputs of the internal logic block.
- 2. A semiconductor integrated circuit device according to claim 1 wherein the first predetermined level is a TTL level and said second predetermined level is a CMOS level.
- 3. A semiconductor integrated circuit device according to claim 1, wherein the switching transistor is a second bipolar transistor, and wherein the current path and the control terminal of the switching transistor correspond to a collector-emitter path and a base of the second bipolar transistor.
- 4. A semiconductor integrated circuit device according to claim 3, wherein the first and second bipolar transistors are of an NPN type.
- 5. A semiconductor integrated circuit device according to claim 1, wherein each of the plurality of gate circuits further includes a second bipolar transistor, and wherein each of the plurality of gate circuits has an input stage including the P- and N-channel MOSFETs and an output stage including the second bipolar transistor.
- 6. A semiconductor integrated circuit device according to claim 5, wherein the output stage of each of the plurality of gate circuits further includes a second switching transistor.
- 7. A semiconductor integrated circuit device according to claim 6, wherein the second switching transistor is a third bipolar transistor.
- 8. A semiconductor integrated circuit device according to claim 7, wherein the second and third bipolar transistors are of an NPN type.
- 9. A semiconductor integrated circuit device according to claim 1, wherein the output signals of the internal logic block have the second predetermined level, and
- wherein the semiconductor integrated circuit device further comprises:
- a plurality of output circuits each having input and output terminals, the input terminals of the plurality of output circuits being coupled to receive the output signals of the internal logic block at their input terminals, at least one of the plurality of output circuits including means for providing at the output terminal thereof a digital output signal having a third predetermined level smaller than the second predetermined level, wherein the at least one of the plurality of output circuits includes P- and N-channel MOSFETs and a second bipolar transistor.
- 10. A semiconductor integrated circuit device according to claim 9, wherein the second bipolar transistor is of an NPN type.
- 11. A semiconductor integrated circuit device according to claim 9, wherein the third predetermined level is a TTL level.
- 12. A semiconductor integrated circuit device comprising:
- a plurality of input circuits each having input and output terminals, at least one of the plurality of input circuits being coupled to receive an input digital signal having a first predetermined level at its input terminal and including means for providing an output digital signal having a second predetermined level greater than the first predetermined level at its output terminal, the means for providing an output digital signal including:
- a first bipolar transistor having a base and a collector-emitter path coupled between a first power supply terminal and the output terminal of the at least one of the input circuits,
- a switching transistor having a control terminal and a current path coupled between the output terminal of the at least one of the input circuits and a second power supply terminal, and
- a driver circuit having an input responding to the input digital signal, a first output coupled to the base of the first bipolar transistor and a second output coupled to the control terminal of the switching transistor, and including means for driving the first bipolar transistor and the switching transistor so that the first bipolar transistor and the switching transistor are operated complementary to each other, wherein the driver circuit includes P- and N-channels MOSFETs,
- an internal logic block having inputs coupled to the output terminals of the input circuits, and for performing logic operations on input signals received at the inputs thereof and for generating output signals based on the logic operations at their outputs, the output signal of the internal logic block having the second predetermined level, the internal logic block including a plurality of gate circuits each of which includes P- and N-channel MOSFETs; and
- a plurality of output circuits each having input and output terminals, the input terminals of the plurality of output circuits being coupled to receive the output signals of the internal logic block, at least one of the plurality of output circuits including means for providing at the output terminal thereof a digital output signal having a third predetermined level smaller than the second predetermined level, wherein the at least one of the plurality of output circuits includes P- and N-channels MOSFETs and a second bipolar transistor.
- 13. A semiconductor integrated circuit device according to claim 12, wherein the first and third predetermined levels are a TTL level and the second predetermined level is a CMOS level.
- 14. A semiconductor integrated circuit device according to claim 12, wherein the switching transistor is a third bipolar transistor, and wherein the current path and the control terminal of the switching transistor correspond to a collector-emitter path and a base of the third bipolar transistor.
- 15. A semiconductor integrated circuit device according to claim 14, wherein the first to third bipolar transistors are of an NPN type.
- 16. A semiconductor integrated circuit device according to claim 12, wherein each of ones of the plurality of gate circuits further includes a third bipolar transistor, and wherein each of the plurality of gate circuits has an input stage including the P- and N-channel MOSFETs and an output stage including the third bipolar transistor.
- 17. A semiconductor integrated circuit device according to claim 16, wherein the output stage of each of the plurality of gate circuits further includes a second switching transistor.
- 18. A semiconductor integrated circuit device according to claim 17, wherein the second switching transistor is a fourth bipolar transistor.
- 19. A semiconductor integrated circuit device according to claim 18, wherein the third and fourth bipolar transistors are of an NPN type.
Priority Claims (3)
Number |
Date |
Country |
Kind |
58-12711 |
Jan 1983 |
JPX |
|
58-12712 |
Jan 1983 |
JPX |
|
58-12713 |
Jan 1983 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 636,892, filed Jan. 2, 1991, now U.S. Pat. No. 5,103,120 which is a continuation of application Ser. No. 429,489, filed Oct. 31, 1989, now U.S. Pat. No. 4,983,862 which is a continuation of application Ser. No. 240,450 filed Sep. 2, 1988, now U.S. Pat. No. 4,879,480, which is a continuation of application Ser. No. 102,245 filed Sep. 28, 1987, now abandoned, which is a continuation of application Ser. No. 008,467 filed Jan. 29, 1987, now abandoned, which is a continuation of application Ser. No. 575,567 filed Jan. 31, 1984, now U.S. Pat. No. 4,689,503.
US Referenced Citations (8)
Continuations (6)
|
Number |
Date |
Country |
Parent |
636892 |
Jan 1991 |
|
Parent |
429489 |
Oct 1989 |
|
Parent |
240450 |
Sep 1988 |
|
Parent |
102245 |
Sep 1987 |
|
Parent |
8467 |
Jan 1987 |
|
Parent |
575567 |
Jan 1984 |
|