This application is based on and incorporates herein by reference Japanese Patent Application No. 2007-73317 filed on Mar. 20, 2007.
The present invention relates to a level shift circuit for a high voltage integrated circuit such as an inverter driver circuit.
A level shift circuit having a high withstand voltage has been disclosed, for example, in U.S. Pat. No. 7,239,181 corresponding to JP-A-2006-148058. As shown in FIG. 12, a level shift circuit 100 disclosed in U.S. Pat. No. 7,239,181 includes transistors Tr1-Trn that are electrically isolated from each other and connected in series between a ground potential and a predetermined potential Vs. The transistor Tr1 located at the ground potential side is set as a first stage transistor, and the transistor Trn located at the predetermined potential Vs side is set as an n-th stage transistor. The gate terminal of the first stage transistor Tr1 is set as an input terminal of the level shift circuit 100. The level shift circuit 100 further includes resistors R1-Rn that are connected in series between the ground potential and the predetermined potential Vs. The resistor R1 located at the ground potential side is set as a first stage resistor, and the resistor Rn located at the predetermined potential Vs side is set as an n-th stage resistor. Diodes D2-Dn are respectively interposed between the gates of the transistors Tr2-Trn and ground potential side terminals of the transistors Tr2-Trn.
The gates of the transistors Tr2-Trn are respectively coupled to nodes between the resistors R1-Rn. An output of the level shift circuit 100 is obtained from a predetermined potential Vs side terminal of the n-th transistor. The transistors Tr1-Trn are formed on a n-conductive type semiconductor layer on a buried insulating layer of a silicon-on-insulator substrate. The semiconductor layer are divided into field regions by isolation trenches extending to the buried insulating layer. The transistors Tr1-Trn are formed in the respective field regions and electrically isolated from each other The isolation trenches are arranged in a multiplexed manner. For example, the transistors Tr1-Trn are laterally diffused metal oxide semiconductors (LDMOS).
Thus, although each of the transistors Tr1-Trn has a normal withstand voltage and is manufactured at low cost by a typical manufacturing process, the level shift circuit 100 as a whole can have a high withstand voltage. However, the level shift circuit 100 has a transistor, a resistor, and a diode at each stage. Therefore, the level shift circuit 100 is increased in size. The level shift circuit 100 may be damaged by a surge that is caused when the predetermined potential Vs swings. The level shift circuit 100 can be protected from the surge by adding a capacitor at each stage. However, the addition of the capacitor results in a further increase in size of the level shift circuit 100.
In view of the above-described problem, it is an object of the present invention to provide a level shift circuit having a reduced size and configured to be protected from a surge.
According to an aspect of the present invention, a level shift circuit includes first and second capacitor circuits, first and second trigger circuit, an input terminal, an inverter element, and a set-reset latch circuit. The first capacitor circuit includes a plurality of capacitors coupled in series between a ground potential and a predetermined potential. The input terminal is coupled to a ground potential side of the first capacitor circuit and receives an input pulse signal. The first trigger circuit is coupled to a predetermined potential side of the first capacitor circuit and outputs a first edge signal associated with only one of rising and falling edges of the input pulse signal. The second capacitor circuit includes a plurality of capacitors coupled in series between the ground potential and the predetermined potential. The inverter element is coupled between the input terminal and the ground potential side of the second capacitor circuit and outputs an inverted pulse signal of the input pulse signal. The second trigger circuit is coupled to the predetermined potential side of the second capacitor circuit and outputs a second edge signal associated with only one of rising and falling edges of the inverted pulse signal. The set-reset latch circuit has a first input coupled to an output of the first trigger circuit and a second input coupled to an output of the second trigger circuit. The second edge signal has the same polarity as the first edge signal.
The above and other objectives, features and advantages of the present invention will become more apparent from the following detailed description made with check to the accompanying drawings. In the drawings:
Referring to
The first capacitor circuit 2b includes a plurality of capacitors C11-C1n coupled in series between the ground potential and the high potential Vcc, where n is a positive integer from two to nine. The first trigger output circuit 5 includes a diode, a resistor, and an inverter circuit and is coupled to the first capacitor circuit 2b at the high potential Vcc side. The input terminal 1 is coupled to the first capacitor circuit 2b at the ground potential side. The number of the capacitors C11-C1n can be changed as needed. Therefore, the first capacitor circuit 2b can include ten or more capacitors.
The second capacitor circuit 2a includes a plurality of capacitors C1-Cn coupled in series between the ground potential and the high potential Vcc. The second trigger output circuit 4 includes a diode, a resistor, and an inverter circuit and is coupled to the second capacitor circuit 2a at the high potential Vcc side. The inverter circuit 3 is coupled between the second capacitor circuit 2a and the input terminal 1. The SR latch circuit 8 has a first input coupled to an output of the first trigger output circuit 5, a second input coupled to an output of the second trigger output circuit 4, and an output coupled to the output terminal 9. The number of the capacitors C1-Cn can be changed as needed. Therefore, the second capacitor circuit 2b can include ten or more capacitors.
As shown in
As described previously, the level shift circuit 10 has the high withstand voltage of 1300 volts. A single capacitor with a withstand voltage of 1300 volts is costly, because such a high withstand voltage capacitor requires an oxide film with a thickness of tens of micrometers. Further, when the level shift circuit 10 is constructed by using an silicon-on-insulator (SOI) substrate, a thickness of a buried oxide film of the SOI substrate needs to be increased to tens of micrometers. Since it is difficult to equally increase the thickness of the buried oxide film, the level shift circuit 10 may be reduced in reliability due to thickness variation. Therefore, if the level shift circuit 10 uses such a high withstand voltage capacitor, the manufacturing cost of the level shift circuit 10 is increased, and the reliability of the level shift circuit 10 is reduced. According to the first embodiment, each of the capacitors C11-C1n of the first capacitor circuit 2b has a normal withstand voltage of between 100 volts and 200 volts. Also, each of the capacitors C1-Cn of the second capacitor circuit 2a has a normal withstand voltage of between 100 volts and 200 volts. The withstand voltage of 1300 volts is achieved by coupling the normal withstand voltage capacitors in series. In such an approach, the level shift circuit 10 can be manufactured at low cost and have high reliability.
A structure of the level shift circuit 10 is described below with reference to
In addition to the capacitors C1, C11, an input pad and the inverter 3 are formed in the field region F1. The first and second trigger output circuits 5, 4, an output resistor Rout, the SR latch circuit 8, a Vcc pad, and an output pad are formed in the field region Fn+1.
An operation of the level shift circuit 10 is described below with reference to
As shown in
As described above, the level shift circuit 10 according to the first embodiment of the present invention is constructed with multiple capacitors coupled in series. In such an approach, the level shift circuit 10 can be constructed with a reduced number of elements and accordingly can be small in size. Further, the level shift circuit 10 includes two capacitor circuits 2a, 2b. In such an approach, the level shift circuit 10 can be protected from a surge, even when the high potential Vcc swings.
A second embodiment of the present invention is described below with reference to
As shown in
Specifically, as shown in
For example, the capacitor C1 is constructed with three capacitors C1a, C1b, and C1c coupled in parallel. As shown in
For example, the interlayer dielectric film 19 can be made of silicon oxide (SiO2). Alternatively, to further increase the capacitance, the interlayer dielectric film 19 can include at least one of a NO (Si3N4/SiO2) layer, a high-k dielectric film (e.g., Ta2O5), and a ferroelectric film (e.g., PZT or SrTiO3).
A third embodiment of the present invention is described below with reference to
A SOI substrate includes a supporting substrate 31, a buried oxide film 32 on the supporting substrate 31, and a semiconductor layer 33 on the buried oxide film 32. An interlayer dielectric film 38 is disposed on the semiconductor layer 33. The SOI substrate includes a plurality of field regions F1-Fn+1 respectively enclosed by a plurality of isolation trenches T1-Tn+1, each of which extends from a surface of the semiconductor layer 33 to the buried oxide film 32. Thus, the field regions F1-Fn+1 are electrically isolated from each other by the isolation trenches T1-Tn+1. A 100-volt clamping diode T is formed in each of the field regions F1-Fn+1.
As shown in
A fourth embodiment of the present invention is described below with reference to
A SOI substrate includes a supporting substrate 41, a buried oxide film 42 on the supporting substrate 41, and a semiconductor layer 43 on the buried oxide film 42. An interlayer dielectric film 48 is disposed on the semiconductor layer 43. The SOI substrate includes a plurality of field regions F1-Fn+1 respectively enclosed by a plurality of insulation trenches T1-Tn+1, each of which extends from a surface of the semiconductor layer 43 to the buried oxide film 42. Thus, the field regions F1-Fn+1 are electrically isolated from each other by the isolation trenches T1-Tn+1. A 100-volt clamping diode T is formed in each of the field regions F1-Fn+1.
As shown in
(Modifications)
The embodiments described above may be modified in various ways. For example, the first embodiments shown in
Such changes and modifications are to be understood as being within the scope of the present invention as defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2007-073317 | Mar 2007 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
6124628 | Fujihira et al. | Sep 2000 | A |
6323539 | Fujihira et al. | Nov 2001 | B1 |
6326831 | Kumagai | Dec 2001 | B1 |
6452365 | Majumdar et al. | Sep 2002 | B1 |
6501321 | Kumagai | Dec 2002 | B2 |
6646469 | Yushan | Nov 2003 | B2 |
7239181 | Himi et al. | Jul 2007 | B2 |
Number | Date | Country |
---|---|---|
102006037336 | Oct 2006 | DE |
A-2005-175130 | Jun 2005 | JP |
Number | Date | Country | |
---|---|---|---|
20080231340 A1 | Sep 2008 | US |