Claims
- 1. A level shifter circuit, comprising:
a serially coupled first device and second device; a serially coupled third device and fourth device; a parallel coupled first pull-up device and second pull-up device; a plurality of nodes; and a set-reset latch comprising a first gate and a second gate; wherein the first device is coupled to the first pull-up device via a first one of the plurality of nodes; wherein the second device is coupled to the first gate via a third one of the plurality of nodes; wherein the third device is coupled to the second pull-up device via a second one of the plurality of nodes; and wherein the fourth device is coupled to the second gate via a fourth one of the plurality of nodes.
- 2. The level shifter circuit of claim 1 further comprising a complementary logic input coupled to the first device and the third device.
- 3. The level shifter circuit of claim 1 further comprising a first speed-up device coupled to the first node and to the third node.
- 4. The level shifter circuit of claim 1 further comprising a second speed-up device coupled to the second node and to the fourth node.
- 5. The level shifter circuit of claim 1 further comprising a first input voltage coupled to the first pull-up device and to the second pull-up device.
- 6. The level shifter circuit of claim 3 further comprising a first input voltage coupled to the first speed-up device.
- 7. The level shifter circuit of claim 4 further comprising a first input voltage coupled to the second speed-up device.
- 8. The level shifter circuit of claim 2 further comprising a second input voltage coupled to the complementary logic input.
- 9. The level shifter circuit of claim 1 further comprising a third input voltage coupled to the second device and to the fourth device.
- 10. The level shifter circuit of claim 1, wherein the second node and the fourth node are inputs of the first gate.
- 11. The level shifter circuit of claim 1, wherein the first node and the third node are inputs of the second gate.
- 12. The level shifter circuit of claim 1, wherein the third node is an output of the first gate.
- 13. The level shifter circuit of claim 1, wherein the fourth node is an output of the second gate.
- 14. The level shifter circuit of claim 1 further comprising a buffer inverter coupled to the fourth node.
- 15. The level shifter circuit of claim 14 further comprising an output terminal coupled to the buffer inverter.
- 16. A level shifter circuit, comprising:
a complementary logic input adapted to receive a digital signal; a first pull-up device; a first node; a first voltage; wherein the first pull-up device is coupled to the first node and to the first voltage; a second pull-up device; a second node; wherein the second pull-up device is coupled to the second node and to the first voltage; wherein the first node and the second node are adapted to receive the digital signal; a set-reset latch; a third node; a fourth node; a first transistor coupled to the complementary logic input and to the first node; a second transistor coupled to the first transistor and to the third node; a third transistor coupled to the second node and to the complementary logic input; a fourth transistor coupled to the third transistor; wherein the first node and the second node are adapted to provide inputs to the set-reset latch; wherein the third node and the fourth node are adapted to provide outputs from the set-reset latch; and a logic output adapted to output the digital signal; wherein the output terminal is adapted to receive the digital signal from the fourth node.
- 17. The level shifter circuit of claim 16 further comprising a first inverter, wherein the first inverter provides the complementary logic input.
- 18. The level shifter circuit of claim 17 further comprising a second voltage coupled to the first inverter.
- 19. The level shifter circuit of claim 17 further comprising a third voltage coupled to the first inverter.
- 20. The level shifter circuit of claim 16 further comprising a third voltage coupled to the second transistor.
- 21. The level shifter circuit of claim 16 further comprising a first speed-up transistor coupled to the first node, the third node, and to the first voltage.
- 22. The level shifter circuit of claim 16 further comprising a second speed-up transistor coupled to the second node, the fourth node, and to the first voltage.
- 23. The level shifter circuit of claim 16 further comprising a third voltage coupled to the fourth transistor.
- 24. The level shifter circuit of claim 16 further comprising a tie-off circuit coupled to the first voltage, the first pull-up transistor and to the second pull-up transistor.
- 25. The level shifter circuit of claim 24 further comprising a third voltage coupled to the tie-off circuit.
- 26. The level shifter circuit of claim 16 further comprising an inverter coupled to the fourth node and to the output terminal.
- 27. The level shifter circuit of claim 16, wherein the first pull-up device and the second pull-up device may be at least one of a following device selected from a group consisting of:
a weak pull-up device; a transistor; and a resistor.
- 28. The level shifter circuit of claim 16, wherein the first pull-up device and the second pull-up device are always on.
- 29. A level shifter circuit, comprising:
a serially coupled first device and second device; a serially coupled third device and fourth device; a parallel coupled fifth device and sixth device; and a set-reset latch; wherein the first device is coupled to the fifth device, thereby forming a first coupling; wherein the second device is coupled to the set-reset latch; wherein the fourth device is coupled to the set-reset latch; wherein the third device is coupled to the sixth device, thereby forming a second coupling; and wherein one of the first coupling and the second coupling pulses at a time while another one of the first coupling and the second coupling remains high.
- 30. The level shifter circuit of claim 29 further comprising a complementary logic input coupled to the first device.
- 31. The level shifter circuit of claim 30, wherein either the first coupling or the second coupling can pulse based on a transition at the input.
- 32. A level shifter circuit, comprising:
a serially coupled first device and second device; a serially coupled third device and fourth device; a parallel coupled fifth device and sixth device; and a set-reset latch; wherein the first device is coupled to the fifth device; wherein the second device is coupled to the set-reset latch; wherein the third device is coupled to the sixth device, and wherein current is drawn through the circuit when a low level occurs at such a coupling and there is a fight between the sixth pull-up device and the serially coupled third device and fourth device; and wherein the fourth device is coupled to the set-reset latch.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to U.S. Provisional patent application Serial No. 60/447,160 and Attorney Docket # TI-35201, entitled Variable Adaptive Quantization In Sigma-Delta Modulators, filed Feb. 13, 2003, and U.S. Patent applications Attorney Docket # TI-35203 entitled H-Bridge Common-Mode Noise Reduction Circuit, and Attorney Docket # TI-35205 entitled Circuit For Modifying A Clock Signal To Achieve A Predetermined Duty Cycle, each filed herewith, the teachings of each application incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60447160 |
Feb 2003 |
US |