The present disclosure relates to a level shifter and a display device including the same.
With the development of information technology, the market for display devices that are connecting media between users and information is expanding. Accordingly, display devices such as an organic light emitting display (OLED), a quantum dot display (QDD), a liquid crystal display (LCD) and a plasma display panel (PDP) are increasingly used.
Some of the aforementioned display devices, for example, an LCD or an OLED includes a display panel including a plurality of subpixels arranged in a matrix, a driver which outputs a driving signal for driving the display panel, and a power supply which generates power to be supplied to the display panel and the driver. The driver includes a scan driver which supplies scan signals (or gate signals) to the display panel and a data driver which supplies data signals to the display panel.
The aforementioned display device can display an image in such a manner that selected subpixels transmit light or directly emit light when driving signals, for example, a scan signal and a data signal, are supplied to the subpixels formed in the display panel.
Accordingly, embodiments of the present disclosure are directed to a level shifter and a display device that substantially obviate one or more of the problems due to limitations and disadvantages of the related art.
An object of the present disclosure for substantially obviating the aforementioned problems of the related art is to improve or complement problems that may be generated due to electromagnetic interference. Furthermore, another object of the present disclosure is to provide a scan driver including a level shifter and a shift register circuit robust against electromagnetic interference. Furthermore, another object of the present disclosure is to provide a display device including a scan driver that is robust against electromagnetic interference so that it can guarantee a smooth output state (characteristics, level, reliability and the like of a scan signal) even when electromagnetic interference occurs.
Additional features and aspects will be set forth in the description that follows, and in part will be apparent from the description, or may be learned by practice of the inventive concepts provided herein. Other features and aspects of the inventive concepts may be realized and attained by the structure particularly pointed out in the written description, or derivable therefrom, and the claims hereof as well as the appended drawings.
To achieve these and other aspects of the inventive concepts, as embodied and broadly described, a display device comprises a display panel and a level shifter. The display panel displays images. The level shifter includes a signal pad through which a clock signal to drive the display panel is output and a reverse signal pad through which a reverse clock signal having a reverse phase with the clock signal is output, and the reverse signal pad is in an electrically floated state.
The display device may further include a shift register circuit for outputting scan signals to be supplied to the display panel on the basis of the clock signal, a clock signal line connected to the signal pad, a reverse clock signal line connected to the reverse signal pad, the signal pad may be connected to the shift register circuit through the clock signal line, and the reverse signal pad may be connected to the reverse clock signal line while maintaining an electrically floated state.
The display device may further include an external substrate on which the level shifter is positioned, a flexible film connecting the display panel to the external substrate, and a data driver positioned on the flexible film and supplying a data signal to the display panel, and the reverse clock signal line may be wired on at least one of the external substrate, the flexible film and the display panel.
The clock signal line may include a plurality of clock signal lines, the reverse clock signal line may include a plurality of reverse clock signal lines, and the number of clock signal lines is equal to or different from the number of reverse clock signal lines.
The plurality of clock signal lines and the plurality of reverse clock signal lines may be alternately wired.
A level of the reverse clock signal may differ from a level of the clock signal.
At least one of a pulse generation time and a pulse end time of the reverse clock signal may differ from that of the clock signal.
In another aspect, the present invention provides a level shifter including a signal pad through which a clock signal is output and a reverse signal pad through which a reverse clock signal having a reverse phase with the clock signal is output, wherein the reverse signal pad is in an electrically floated state.
The level shifter may further include a clock signal line connected to the signal pad and a reverse clock signal line connected to the reverse signal pad, the signal pad may be connected to a circuit through the clock signal line and the reverse signal pad may be connected to the reverse clock signal line while maintaining an electrically floated state.
The clock signal line may include a plurality of clock signal lines, the reverse clock signal line may include a plurality of reverse clock signal lines, and the plurality of clock signal lines and the plurality of reverse clock signal lines may be alternately wired.
A level of the reverse clock signal may differ from a level of the clock signal.
At least one of a pulse generation time and a pulse end time of the reverse clock signal may differ from that of the clock signal.
The present disclosure has the effect of improving or complementing problems that may be generated due to electromagnetic interference. Furthermore, the present invention has the effect of providing a scan driver including a level shifter and a shift register circuit robust against electromagnetic interference. Furthermore, the present disclosure has the effect of providing a display device including a scan driver which is robust against electromagnetic interference so that it can guarantee a smooth output state (characteristics, level, reliability and the like of a scan signal) even when electromagnetic interference occurs.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further explanation of the inventive concepts as claimed.
The accompanying drawings, which are included to provide a further understanding of the disclosure and are incorporated in and constitute a part of this application, illustrate embodiments of the disclosure and together with the description serve to explain various principles. In the drawings:
Hereinafter, embodiments of the present invention will be described in detail with reference to the attached drawings.
With the development of information technology, the market for display devices that are connecting media between users and information is expanding. Accordingly, display devices such as a quantum dot display (QDD), a liquid crystal display (LCD), an organic light emitting display (OLED), and a plasma display panel (PDP) are increasingly used.
Some of the aforementioned display devices, for example, an LCD or an OLED includes a display panel including a plurality of subpixels arranged in a matrix, a driver which outputs a driving signal for driving the display panel, and a power supply which generates power to be supplied to the display panel and the driver. The driver includes a scan driver which supplies scan signals (or gate signals) to the display panel and a data driver which supplies data signals to the display panel.
The aforementioned display device can display an image in such a manner that selected subpixels transmit light or directly emit light when driving signals, for example, a scan signal and a data signal, are supplied to the subpixels formed in the display panel. Hereinafter, the present invention will be described using an LCD and an OLED as examples. Meanwhile, the present invention which will be described below is also applicable to display devices based on an inorganic light-emitting diode instead of an organic light-emitting diode.
As shown in
The image provider 110 outputs various driving signals along with an externally provided image data signal or an image data signal stored in an internal memory. The image provider 110 supplies data signals and various driving signals to the timing controller 120.
The timing controller 120 outputs a gate timing control signal GDC for controlling operation timing of the scan driver 130, a data timing control signal DDC for controlling operation timing of the data driver 140, and various synchronization signals (a vertical synchronization signal Vsync and a horizontal synchronization signal Hsync). The timing controller 120 provides a data signal (or data voltage) DATA supplied from the image provider 110 to the data driver 140 along with the data timing control signal DDC.
The scan driver 130 outputs a scan signal (or gate signal) in response to the gate timing control signal GDC supplied from the timing controller 120. The scan driver 130 provides scan signals to subpixels included in the liquid crystal panel 150 through gate lines GL1 to GLm. The scan driver 130 is formed as an integrated circuit (IC) or directly formed on the liquid crystal panel 150 in a gate-in-panel form.
The data driver 140 samples and latches the data signal DATA in response to the data timing control signal DDC supplied from the timing controller 120, converts the data signal into a data voltage in the form of an analog signal corresponding to a gamma reference voltage and outputs the data voltage. The data driver 140 provides the data voltage to the subpixels included in the liquid crystal panel 150 through data lines DL1 to DLn. The data driver 140 may be formed as an IC and be mounted on the liquid crystal panel 150 or a printed circuit board, but the present invention is not limited thereto.
The power supply 180 generates and outputs a common voltage VCOM on the basis of an external input voltage supplied from the outside. The power supply 180 can generate and output a voltage (e.g., a scan high voltage or a scan low voltage) necessary to drive the scan driver 130 or a voltage (e.g., a drain voltage or a half drain voltage) necessary to drive the data driver 140.
The liquid crystal panel 150 displays an image in response to a scan signal supplied from the scan driver 130, a data voltage supplied from the data driver 140, and the common voltage VCOM supplied from the power supply 180. The subpixels of the liquid crystal panel 150 controls light provided through the backlight unit 170.
For example, a single subpixel SP includes a switching transistor SW, a storage capacitor Cst, and a liquid crystal layer Clc. A gate electrode of the switching transistor SW is connected to a scan line GL1 and a source electrode is connected to a data line DL1. One end of the storage capacitor Cst is connected to a drain electrode of the switching transistor SW and the other end is connected to a common voltage line Vcom. The liquid crystal layer Clc is formed between a pixel electrode 1 connected to the drain electrode of the switching transistor SW and a common electrode 2 connected to the common voltage line Vcom.
The liquid crystal panel 150 may be implemented in a twisted nematic (TN) mode, a vertical alignment (VA) mode, an in-plane switching (IPS) mode, a fringe field switching (FFS) mode, an electrically controlled birefringence (ECB) mode, or the like according to the structures of the pixel electrode 1 and the common electrode 2.
The backlight unit 170 provides light to the liquid crystal panel 150 using a light source emitting light, or the like. Although the backlight unit 170 may include light-emitting diodes (LEDs), an LED driver for driving the LEDs, an LED substrate on which the LEDs are mounted, a light guide for converting light emitted from the LEDs into planar light, a reflector for reflecting light under the light guide, optical sheets for condensing and diffusing light emitted from the light guide, and the like, the present invention is not limited thereto.
As shown in
Basic configurations and operations of the image provider 110, the timing controller 120, the scan driver 130 and the data driver 140 included in the organic light emitting display are similar to those of the LCD of
The power supply 180 generates and outputs a first driving voltage EVDD having a high potential and a second driving voltage EVSS having a low potential on the basis of an external input voltage supplied from the outside. The power supply 180 can generate and output voltages (e.g., a scan high voltage and a scan low voltage) necessary to drive the scan driver 130 or voltages (e.g., a drain voltage and a half drain voltage) necessary to drive the data driver 120 as well as the first and second driving voltages EVDD and EVSS.
The display panel 150 displays an image in response to driving signals including a scan signal and a data voltage output from drivers including the scan driver 130 and the data driver 140 and the first and second driving voltages EVDD and EVSS output from the power supply 180. Subpixels of the display panel 150 directly emit light.
For example, a single subpixel SP includes a pixel circuit PC including a switching transistor SW, a driving transistor, a storage capacitor, an organic LED, and the like.
The subpixel SP used in the organic light emitting display directly emits light and thus has a more complicated circuit configuration than that of the LCD. Furthermore, a compensation circuit for compensating for deterioration of the organic LED emitting light and the driving transistor for supplying a driving current to the organic LED is complicated. Accordingly, the pixel circuit PC included in the subpixel SP is illustrated in the form of a block.
As shown in
Although an example in which the scan drivers 130a and 130b are arranged in a pair in the left and right non-display areas NA or the upper and lower non-display areas NA of a display area AA has been illustrated and described, the present invention is not limited thereto and only one scan driver may be disposed in the left, right, upper or lower non-display area NA.
As shown in
The plurality of clock signals Gclk may be generated and output in the form of K different phases (K being an integer equal to or greater than 2) such as 2, 4 or 8 phases.
The plurality of clock signals Gclk and the start signal Gvst are output through signal pads of the level shifter 135 and transmitted to the shift register circuit 131 through signal lines connected to the signal pads.
The shift register circuit 131 operates on the basis of the signals Gclk and Gvst output from the level shifter 135 and outputs scan signals Scan[1] to Scan[m] for turning on or off transistors formed in the display panel.
The shift register circuit 131 is formed in the form of a thin film on the display panel in a gate-in-panel manner. Accordingly, a part of the scan driver 130 formed on the display panel may be the shift register circuit 131 (that is, 130a and 130b in
Distinguished from the shift register circuit 131, the level shifter 135 is formed in the form of an IC. The level shifter 135 may be configured in the form of a separate IC, as shown in
In this manner, the shift register circuit 131 outputs the scan signals Scan[1] to Scan[m] on the basis of the plurality of clock signals Gclk and the start signal Gvst output from the level shifter 135.
However, when electromagnetic interference (EMI) is generated in the plurality of clock signals Gclk output from the level shifter 135, it is difficult to guarantee a smooth output state (characteristics, level, reliability and the like of scan signals) of the shift register circuit 131. Accordingly, the present invention proposes a method for improving or complementing problems that may be generated due to EMI as follows.
As shown in
In the level shifter 135, the first to eighth clock signal lines (including clock signal pads) through which the first to eighth clock signals Gclk1 to Gclk 8 are output are sequentially adjacently arranged. In addition, the first to eighth reverse clock signal lines (including reverse clock signal pads) through which the first to eighth reverse clock signals Rclk1 to Rclk8 are output are sequentially adjacently arranged after the eighth clock signal line through which the eighth clock signal Gclk8 is output.
The first to eighth clock signal lines extend from first to eighth clock signal pads of the level shifter 135 and the first to eighth reverse clock signal lines extend from first to eighth reverse clock signal pads of the level shifter 135. Accordingly, a signal pad and a signal line are not discriminated from each other and they are collectively referred to as a signal line in the following for convenience of description, but the signal line includes the signal pad.
As shown in
In addition, the level shifter 135 according to the first embodiment outputs the first to eighth reverse clock signals Rclk1 to Rclk8 having the low logic state and the high logic state for the first period (for the first scan time). The first to eighth reverse clock signals Rclk1 to Rclk8 have different times at which the low logic state is generated. The low logic state is generated in reverse order in the first to eighth reverse clock signals Rclk1 to Rclk8. The first to eighth reverse clock signals Rclk1 to Rclk8 have low logic states at regular intervals which are generated in reverse order without overlapping.
Consequently, the first clock signal Gclk1 has a reverse phase relationship (relationship in which reverse phases are formed) with the eighth reverse clock signal Rclk8, the second clock signal Gclk2 has a reverse phase relationship with the seventh reverse clock signal Rclk7, the third clock signal Gclk3 has a reverse phase relationship with the sixth reverse clock signal Rclk6, and the fourth clock signal Gclk4 has a reverse phase relationship with the fifth reverse clock signal Rclk5.
As shown in
In the level shifter 135, the first to eighth clock signal lines through which the first to eighth clock signals Gclk1 to Gclk8 are output are sequentially arranged every other line. The first to seventh reverse clock signal lines through which the first to seventh reverse clock signals RclkG1G2 to RclkG7/G8 are output are sequentially arranged every other line such that one reverse clock signal line is positioned for two clock signal lines. That is, the first to eighth clock signal lines and the first to seventh reverse clock signal lines are alternately arranged.
Consequently, the level shifter 135 according to the second embodiment has signal lines arranged in the order of the first clock signal line, the first reverse clock signal line, the second clock signal line, the second reverse clock signal line, the third clock signal line, the third reverse clock signal line, the fourth clock signal line, the fourth reverse clock signal line, the fifth clock signal line, the fifth reverse clock signal line, the sixth clock signal line, the sixth reverse clock signal line, the seventh clock signal line, the seventh reverse clock signal line, and the eighth clock signal line.
As shown in
In addition, the level shifter 135 according to the second embodiment outputs the first to seventh reverse clock signals RclkG1/G2 to RclkG7/G8 having the low logic state and the high logic state for the first period (for the first scan time). In the first to seventh reverse clock signals RclkG1/G2 to RclkG7/G8, the low logic state is generated twice at regular intervals. The first low logic state is generated at different times in the first to seventh reverse clock signals RclkG1/G2 to RclkG7/G8 and the second low logic state is generated at the same time as the first low logic state of the next reverse clock signal. The second low logic states of the first to seventh reverse clock signals RclkG1/G2 to RclkG7/G8 are sequentially generated at regular intervals.
In addition, the second low logic state of a reverse clock signal overlaps with the first low logic state of the next reverse clock signal. Each of the first to seventh reverse clock signals RclkG1/G2 to RclkG7/G8 is obtained by reversing the high logic states of two neighboring clock signal lines, which are sequentially generated at regular intervals.
Consequently, the first reverse clock signal RclkG1/G2 has a reverse phase relationship with the first and second clock signals Gclk1 and Gclk2 and thus has two low logic states obtained by reversing the high logic states of the first and second clock signals Gclk1 and Gclk2. In addition, the second reverse clock signal RclkG2/G3 has a reverse phase relationship with the second and third clock signals Gclk2 and Gclk3 and thus has two low logic states obtained by reversing the high logic states of the second and third clock signals Gclk2 and Gclk3.
Further, the third reverse clock signal RclkG3/G4 has a reverse phase relationship with the third and fourth clock signals Gclk3 and Gclk4 and thus has two low logic states obtained by reversing the high logic states of the third and fourth clock signals Gclk3 and Gclk4. The fourth reverse clock signal RclkG4/G5 has a reverse phase relationship with the fourth and fifth clock signals Gclk4 and Gclk5 and thus has two low logic states obtained by reversing the high logic states of the fourth and fifth clock signals Gclk4 and Gclk5.
Further, the fifth reverse clock signal RclkG5/G6 has a reverse phase relationship with the fifth and sixth clock signals Gclk5 and Gclk6 and thus has two low logic states obtained by reversing the high logic states of the fifth and sixth clock signals Gclk5 and Gclk6. The sixth reverse clock signal RclkG6/G7 has a reverse phase relationship with the sixth and seventh clock signals Gclk6 and Gclk7 and thus has two low logic states obtained by reversing the high logic states of the sixth and seventh clock signals Gclk6 and Gclk7. The seventh reverse clock signal RclkG7/G8 has a reverse phase relationship with the seventh and eighth clock signals Gclk7 and Gclk8 and thus has two low logic states obtained by reversing the high logic states of the seventh and eighth clock signals Gclk7 and Gclk8.
As shown in
In the level shifter 135, the first to eighth clock signal lines through which the first to eighth clock signals Gclk1 to Gclk8 are output are sequentially arranged in pairs, and the first to seventh reverse clock signal lines through which the first to eighth reverse clock signals Rclk1 to Rclk8 are output are sequentially arranged in pairs between neighboring clock signal line pairs.
As shown in
In addition, the level shifter 135 according to the third embodiment outputs the first to eighth reverse clock signals Rclk1 to Rclk8 having the low logic state and the high logic state for the first period (for the first scan time). In the first to eighth reverse clock signals Rclk1 to Rclk8, the low logic state is generated twice at different times. In the first to eighth reverse clock signals Rclk1 to Rclk8, the two low logic states are sequentially generated. The first to eighth reverse clock signals Rclk1 to Rclk8 have the two low logic states at regular intervals which are sequentially generated without overlapping.
Consequently, the first clock signal Gclk1 has a reverse phase relationship with the first reverse clock signal Rclk1, the second clock signal Gclk2 has a reverse phase relationship with the second reverse clock signal Rclk2, the third clock signal Gclk3 has a reverse phase relationship with the third reverse clock signal Rclk3, the fourth clock signal Gclk4 has a reverse phase relationship with the fourth reverse clock signal Rclk4, the fifth clock signal Gclk5 has a reverse phase relationship with the fifth reverse clock signal Rclk5, the sixth clock signal Gclk6 has a reverse phase relationship with the sixth reverse clock signal Rclk6, the seventh clock signal Gclk7 has a reverse phase relationship with the seventh reverse clock signal Rclk7, and the eighth clock signal Gclk8 has a reverse phase relationship with the eighth reverse clock signal Rclk8.
As shown in
In the level shifter 135, the first to eighth clock signal lines through which the first to eighth clock signals Gclk1 to Gclk8 are output are sequentially adjacently arranged. In addition, the reverse clock signal line through which the reverse clock signal Rclk is output is arranged in proximity to the eighth clock signal line through which the eighth clock signal Gclk8 is output.
As shown in
In addition, the level shifter 135 according to the fourth embodiment outputs the reverse clock signal Rclk having a plurality of low logic states and high logic states for the first period (for the first scan time). The plurality of low logic states is generated at different times in the reverse clock signal Rclk. The low logic states of the reverse clock signal Rclk correspond to the high logic states included in the first to eighth clock signals Gclk1 to Gclk8. The reverse clock signal Rclk includes a total of 16 low logic states corresponding to the number of high logic states included in the first to eighth clock signals Gclk1 to Gclk8.
Consequently, the reverse clock signal Rclk has low logic states having a reverse phase relationship with the high logic states included in the first to eighth clock signals Gclk1 to Gclk8. In other words, the number of low logic states included in the reverse clock signal Rclk equals the number of high logic states included in the first to eighth clock signals Gclk1 to Gclk8.
As shown in
In the level shifter 135, the first to eighth clock signal lines through which the first to eighth clock signals Gclk1 to Gclk8 are output are sequentially adjacently arranged. In addition, the reverse clock signal lines through which the first and second reverse clock signals Rclko and Rclke are output are sequentially arranged in proximity to the eighth clock signal line through which the eighth clock signal Gclk8 is output.
As shown in
In the first to eighth clock signals Gclk1 to Gclk8, the two high logic states are sequentially generated and high logic durations partially overlap. In the first to eighth clock signals Gclk1 to Gclk8, the high logic state is generated twice such that the high logic states of two neighboring clock signals overlap and the first high logic state of the last clock signal overlaps the second high logic state of the first clock signal.
In addition, the level shifter 135 according to the fifth embodiment outputs the first and second reverse clock signals Rclko and Rclk3 having a plurality of low logic states and high logic states for the first period (for the first scan time). In the first reverse clock signal Rclko, the plurality of low logic states is generated at the same time as the high logic states of the odd-numbered clock signals. The low logic states of the first reverse clock signal Rclko correspond to the high logic states included in the first, third, fifth and seventh clock signals Gclk1, Gclk3, Gclk5 and Gclk7. In the second reverse clock signal Rclke, the plurality of low logic states is generated at the same time as the high logic states of the even-numbered clock signals. The low logic states of the second reverse clock signal Rclke correspond to the high logic states included in the second, fourth, sixth and eighth clock signals Gclk2, Gclk4, Gclk6 and Gclk8.
The first reverse clock signal Rclko has a total of eight low logic states corresponding to the number of high logic states included in the first, third, fifth and seventh clock signals Gclk1, Gclk3, Gclk5 and Gclk7. The second reverse clock signal Rclke has a total of eight low logic states corresponding to the number of high logic states included in the second, fourth, sixth and eighth clock signals Gclk2, Gclk4, Gclk6 and Gclk8.
Consequently, the first reverse clock signal Rclko has low logic states having a reverse phase relationship with the high logic states included in the first, third, fifth and seventh clock signals Gclk1, Gclk3, Gclk5 and Gclk7. In other words, the number of low logic states included in the first reverse clock signal Rclko is half the number of high logic states included in the first, third, fifth and seventh clock signals Gclk1, Gclk3, Gclk5 and Gclk7. The second reverse clock signal Rclke has low logic states having a reverse phase relationship with the high logic states included in the second, fourth, sixth and eighth clock signals Gclk2, Gclk4, Gclk6 and Gclk8. In other words, the number of low logic states included in the second reverse clock signal Rclke is half the number of high logic states included in the second, fourth, sixth and eighth clock signals Gclk2, Gclk4, Gclk6 and Gclk8.
As shown in
In the level shifter 135, the first to eighth clock signal lines through which the first to eighth clock signals Gclk1 to Gclk8 are output are sequentially adjacently arranged. In addition, the reverse clock signal line through which the reverse clock signal is output is arranged in proximity to the eighth clock signal line through which the eighth clock signal Gclk8 is output.
As shown in
In addition, the level shifter 135 according to the sixth embodiment outputs the reverse clock signal Rclk having a plurality of low logic states and high logic states for the first period (for the first scan time). In the reverse clock signal Rclk, the plurality of low logic states is generated at different times. The low logic states and high logic states of the reverse clock signal are toggled in response to the high logic states and low logic states included in the first to eighth clock signals Gclk1 to Gclk8. In addition, the reverse clock signal Rclk includes arbitrary rising/falling points in times at the beginning and the end thereof. The reverse clock signal Rclk has at least 16 low logic states±a (a being arbitrary rising/falling point in time) corresponding to the number of high logic states included in the first to eighth clock signals Gclk1 to Gclk8.
Consequently, the reverse clock signal Rclk has a reverse phase relationship (asymmetrical reverse phase relationship) with high logic states and low logic states included in the first to eighth clock signals Gclk1 to Gclk8. In other words, the number of low logic states included in the reverse clock signal Rclk is similar to the number of high logic states included in the first to eighth clock signals Gclk1 to Gclk8.
As described above through the first to sixth embodiments of the present invention, when the level shifter 135 outputs reverse clock signals having phases reverse to those of clock signals, a reverse signal component having phases reverse to those of the original signal causes offset or compensation of a specific frequency band signal and thus problems caused by EMI can be solved or complemented.
Meanwhile, although the present invention has been described using the first to sixth embodiments, one or more embodiments may be combined in consideration of the configurations and forms of clock signals and the configuration and size of the display device.
As shown in
As shown in
As shown in
As shown in
As shown in
In the above-described seventh embodiment of the present invention, arrangements of reverse clock signal lines and reverse clock signal pads have been separately described in consideration of the configurations and forms of clock signals and the configuration and size of the display device. However, one or more of the first to seventh embodiments may be combined in consideration of the configuration and form of clock signals and the configuration and size of the display device.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
Methods of forming a clock signal and a reverse clock signal in configuration of the configurations and forms of clock signals and the configurations and size of the display device have been described in the eighth embodiment of the present invention. However, a reverse clock signal may be formed by combining one or more of the methods of
As shown in
The display panel 150 may include a display area AA in which an image is displayed and a non-display area NA in which an image is not displayed. The shift register circuit 131 may be arranged in the non-display area NA on one side of the display panel 150. The data drivers 140a to 140c may be respectively mounted on the flexible films COFa to COFc. One side of the flexible films COFa to COFc may be attached to the non-display area NA of the display panel 150 and the other side may be attached to the external substrate PCB. The level shifter 135 may be disposed on a part of the external substrate PCB in proximity to the first flexible film COFa.
When the display device is configured as shown in
When the display device is configured as shown in
When the display device is configured as shown in
When the display device is configured as shown in
However, the reverse clock signal lines RCLKs may be wired such that they are arranged only on the external substrate PCB. Further, the reverse clock signal lines RCLKs may be deleted (omitted) and only reverse clock signal pads may be provided in an electrically floated state.
Methods of arranging and wiring clock signal lines and reverse clock signal lines have been described in the ninth embodiment of the present invention. However, a method of wiring the clock signal lines GCLKs and the reverse clock signal line RCLKs may be configured by combining one or more of the methods of
Hereinafter, examples of arrangement and wiring of the level shifter 135 will be described using, as an example, the display device including the display panel 150, the flexible films COFa to COFc, the data drivers 140a to 140c, the external substrate PCB, and the level shifter 135 as shown in
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
Methods of wiring clock signal lines and reverse clock signal lines in consideration of the configurations and forms of clock signals and the configuration and size of the display device have been described in the tenth embodiment of the present invention. However, a method of wiring the clock signal lines GCLKs and the reverse clock signal lines RCLKs may be configured by combining one or more of the methods of
As can be ascertained from the above-described embodiments, the level shifter 135 can have only reverse clock signal pads through which a reverse clock signal can be generated instead of reverse clock signal lines RCLKs. In addition, the reverse clock signal lines RCLKs or the reverse clock signal pads can maintain an electrically floated state without being connected to other circuits.
Accordingly, at least one of the examples of
As shown in
As shown in
As can be ascertained from comparison of “PP1” of
As described above, the present invention can improve or complement problems that may be caused by EMI. Furthermore, the present invention can provide a scan driver including a level shifter and a shift register circuit robust against EMI. Moreover, the present invention can provide a display device having a scan driver which is robust against EMI and thus it can guarantee a smooth output state (characteristics, level, reliability, and the like) even when EMI occurs.
It will be apparent to those skilled in the art that various modifications and variations can be made in the level shifter and the display device including the same of the present disclosure without departing from the technical idea or scope of the disclosure. Thus, it is intended that the present disclosure cover the modifications and variations of this disclosure provided they come within the scope of the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
10-2019-0085975 | Jul 2019 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
20060256099 | Tashiro | Nov 2006 | A1 |
20080101529 | Tobita | May 2008 | A1 |
20080219401 | Tobita | Sep 2008 | A1 |
20140191935 | Morii | Jul 2014 | A1 |
20150269900 | Iwamoto | Sep 2015 | A1 |
20160189648 | Xiao | Jun 2016 | A1 |
20190311667 | Qian | Oct 2019 | A1 |
Number | Date | Country |
---|---|---|
2007-58202 | Mar 2007 | JP |
4912186 | Apr 2012 | JP |
5079301 | Nov 2012 | JP |
10-2006-0118334 | Nov 2006 | KR |
Number | Date | Country | |
---|---|---|---|
20210020134 A1 | Jan 2021 | US |