This subject matter relates generally to electronic circuits, and more particularly to voltage level shifters for use in flash memories and other devices which require high voltage management.
Conventional flash memories use high voltage devices to manage a high supply voltage. The circuitry of the flash memories includes charge pump circuits and level shifters. The charge pump circuits and level shifters often include high voltage transistors that require additional masks during fabrication. The additional masks can add additional costs to the manufacturing process.
A voltage level shifter is disclosed that includes low voltage devices. In some implementations, a voltage level shifter having a differential structure includes low voltage, complementary N-channel metal oxide semiconductor (NMOS) input transistors and low voltage, complementary cross-coupled P-channel metal oxide semiconductor (PMOS) output transistors. One or more complementary NMOS/PMOS series intermediate transistor pairs are interposed between respective drains of the NMOS transistors and PMOS transistors to limit high voltage drops across the NMOS input transistors and PMOS output transistors. In some implementations, each intermediate transistor pair is biased by a single intermediate voltage. The sources of the low voltage devices are connect to a bulk/substrate. The complementary outputs of the level shifter can be taken from the drains of the NMOS/PMOS series intermediate transistor pairs. The basic level shifter circuit described above can be replicated and added to output stages to create additional level shifter circuits that are capable of providing higher voltage differences.
Advantages of the disclosed voltage level shifters with low voltage devices include, but are not limited, reduced fabrication costs through the use of standard process devices and the elimination of additional masks associated with high voltage device fabrication.
The conventional voltage level shifter circuit 100 shown in
The transistors P1, P2, N1 and N2 are all high voltage devices. In the voltage level shifter circuit 100, the maximum voltage difference between the nodes of transistors P1, P2, N1, N2 is the voltage applied on HV, which can be higher than 15V. The high voltage transistors P1, P2, N1, N2 must be processed to sustain HV if HV exceeds the break down voltage of the transistors P1, P2, N1, N2 (e.g., Max 5V for 70A transistor). Such processes increase complexity and cost through the use of additional masks and process steps.
The output transistors P1, P2 are cross-coupled. The gates of input transistors N1, N2 receive complementary input voltages. The gates of the intermediate transistor pair P3, N3 are coupled to an intermediate bias voltage (e.g., 3V). In a shared-bias configuration, the gates of the intermediate transistor pair P4, N4 are also coupled to the intermediate bias voltage. The voltage source can be provided by, for example, a low voltage charge pump circuit. In some implementations, the intermediate transistor pairs can be configured in a split-bias configuration, where the PMOS transistor in the intermediate transistor pair is biased by a first bias voltage and the NMOS transistor in the intermediate transistor pair is biased by a second bias voltage.
In the voltage level shifter circuit 200, the maximum voltage difference has been reduced due to bias voltages applied to the intermediate transistor pairs. The source of each of the low voltage transistors used in the voltage level shifter circuit 200, including the transistors used in the intermediate transistor pairs is connected to the bulk or substrate to avoid voltage drops between bulk-drain, bulk-source and bulk-gate. A triple well process can be used to form these bulk connections.
The intermediate transistor pairs effectively limit a high voltage drop on the input transistors N1, N2 and output transistors P1 and P2 by maintaining their gates at a specified bias voltage (e.g., 3V). For example, if IN=3V, the source of transistor N3 is set to 0V by transistor N1 and the drain of transistor P3 is set to 0V by transistor N3. The transistor P3 prevents the voltage level on the drain of P1 from dropping to 0V which could damage transistor P1. Transistor P3 allows discharge of the drain of transistor P1 until the gate voltage of transistor P3 (e.g., 3V) is reached (the transistor is OFF; vgs=0V). The use of transistor N3 in the intermediate transistor pair can be explained by applying IN=0V. With this input voltage, transistor N3 prevents the voltage level on the drain of transistor N1 from being set higher than the gate voltage of transistor N3 (3V instead of 6V). The output voltages can be tapped from the drains of the transistors of the intermediate transistor pairs. For example, 6/0V output voltages can be tapped from the drains of transistors P4, N4, which have been coupled together.
The basic level shifter circuit 200 can be replicated and combined with output stages to create additional voltage level shifter circuits with higher voltage differences, as described in reference to
In some implementations, the output stage is a single branch that includes transistors P7, P8, P9, N9, N8 and N7 coupled in series. The gate of P7 is coupled to the gate of transistor P2. The gates of transistors P9 and N9 are coupled to the sources of transistors P6 and N6. The gate transistor P8 is coupled to a 6V intermediate bias voltage and the gate of N8 is coupled to a 3V intermediate bias voltage. The output voltage can be tapped from the drains of P9 and N9, which are coupled together.
A first branch (left branch) includes output transistor P1 and input transistor N1 with intermediate transistor pairs P3/N7, P5/N5 and P7/N3 interposed between the drains of transistor P1 and transistor N1. A second branch (right branch) includes output transistor P2 and input N2 with intermediate transistor pairs P4/N8, P6/N6, and P8/N4 interposed between the drains of output transistor P2 and input transistor N2.
The output stage includes a single branch with series coupled transistors P9, P10, P11, P12, N12, N11, N10 and N9. The gate of transistor P9 is coupled to the gate of transistor P2, the gate of transistor P11 is coupled to the sources of transistors N8 and P6, the gates of transistors P12 and N12 are coupled to the sources of transistors P6 and N6. An output voltage can be tapped from the drains of transistors P12, N12 in the output stage. All of the transistors in circuit 400 have their sources connected to the bulk.
The output stage includes a single branch of series coupled transistors P11, P12, P13, P14, P15, N11, N12, N13, N14 and N15. The gate of transistor P11 is coupled to the gate of output transistor P2. The gate of transistor P13 is coupled to the sources of transistors P6 and N10, which are coupled together. The gate of transistor N12 is coupled to the drains of transistors P8 and N6, which are coupled together. The gate of transistor N13 is coupled to the sources of transistors N6 and P10, which are coupled together.
In circuit 500, a command voltage 12V/3V is applied on the gates of transistors P15 and N11. This command voltage can be generated by the 4VDD level shifter circuit 400, described in reference to
The impact on the structure size of the level shifter circuits due to the intermediate transistor pairs is balanced by the reduced size of the standard devices compared to high voltage devices used in the conventional level shifter circuit 100 of