In general, a level shifter shifts a voltage from one voltage level to another voltage level. For example, a low-to-high voltage level shifter shifts from a low voltage level a higher voltage level.
In one aspect, an integrated circuit (IC) includes a level shifter configured to generate a first output signal and a second output signal, and to receive an input voltage, a first supply voltage and a second supply voltage; and a state reinforcement circuit configured to maintain a logical state of the second output signal in response to the first supply voltage having a voltage below ground and the input voltage is logical high. If the input voltage is logical high, then the first output signal is logical low and the second output signal is logical high; and, if the input voltage is logical low, the first output signal is logical high and the second output signal is logical low.
The foregoing features may be more fully understood from the following description of the drawings. The drawings aid in explaining and understanding the disclosed technology. Since it is often impractical or impossible to illustrate and describe every possible embodiment, the provided figures depict one or more illustrative embodiments. Accordingly, the figures are not intended to limit the scope of the broad concepts, systems and techniques described herein. Like numbers in the figures denote like elements.
Described herein are techniques to stabilize the state of output signals for a low-to-high voltage level shifter. In one particular example, a level shifter with a state reinforcement circuit prevents an output signal from the level shifter, for example, to inadvertently turn “on” or turn “off” a gate of a transistor that may be connected to the output of level shifter.
Referring to
The state reinforcement circuit 104 provides two signals paths 104a, 104b to the level shifter circuit 102. The state reinforcement circuit 104 receives the second supply voltage VPOS.
Without the state reinforcement circuit 104, if the first supply voltage VSUP should fall below ground, an undesirable voltage change may occur to at least one of the output signals A, B and thereby causing a change in logical state. For example, the outputs signals A, B may be negative voltage. In another particular example, the output signal A is logical low and the output signal B is logical high, but when the first supply voltage VSUP falls below ground and returns above ground, the outputs signals A, B may switch logical states so that output signal A becomes logical high and the output signal B becomes logical low. However, with the state reinforcement circuit 104, the signal paths 104a, 104b are used to reinforce the output logical state of the output signals A, B so that the outputs signals A, B do not change their respective logical state when the first supply voltage VSUP falls below ground and returns above ground.
Referring to
The level shifter circuit 102′ is an example of the level shifter circuit 102 (
The gates of the transistors M0-M2 are connected to each other and connected to a current source IBIAS that is connected to the second supply voltage VPOS. Sources of the transistors M0-M2 are connected to ground. A drain of transistor M0 is connected to its gate and the current source IBIAS.
A drain of the transistor M1 is connected to a source of the transistor M3. A gate of the transistor M3 is connected to the input signal ON. A drain of the transistor M3 is connected to a source of the transistor M5.
A drain of the transistor M5 is connected to a gate of the transistor M8, the drain of the transistor M7, and to a node that provides the output signal A. A body diode 208 formed by the transistor M5 connects the source and drain of the transistor M5. A diode 212 connects the source of the transistor M5 to a gate of the transistor M5. The gate of the transistor M5 receives the second supply voltage VSUP.
A drain of the transistor M2 is connected to a source of the transistor M4. A gate of the transistor M4 is connected to an inverse of the input signal
A drain of the transistor M6 is connected to a gate of the transistor M7, the drain of the transistor M8, and to a node that provides the output signal B. A body diode 210 formed by the transistor M6 connects the source and drain of the transistor M6. A diode 214 connects the source of the transistor M6 to a gate of the transistor M6. The gate of the transistor M6 receives the second supply voltage VSUP.
A source of the transistor M7 and a source of the transistor M8 are each connected to the first supply voltage VSUP. A clamp 204 connects the drain of the transistor M7 to the source of the transistor M7. A clamp 206 connects the drain of the transistor M8 to the source of the transistor M8.
The state reinforcement circuit 104′ is an example of the state reinforcement circuit 104 (
The state reinforcement circuit 104′ also includes a transistor M10 with a gate connected to an inverse of the input signal
In one mode, the input signal ON is logical high. With the input signal ON logical high, the transistor M3 is turned “on” and draws current to ground so that the output signal A is logical low and the gate of transistor M8 is turned “on.” With the transistor M8 turned “on” the drain of the transistor M8 is pulled up to the first supply voltage VSUP, and with the transistor M4 turned “off,” the output signal B is logical high.
With the input signal ON at logical high, the transistor M9 is “off” and the transistor M10 is turned “on.” If the first supply voltage VSUP were to drop below ground, the output signal B will stay in the same logical state when the first supply voltage returns above ground, because with the transistor M10 turned “on” a current will flow from the drain of the transistor M10 through the transistor R10 and along the signal path 104b′ through the body diode 210 to the node that provides the output voltage B.
In another mode, the inverse of the input signal
With the inverse of the input signal ŌN is logical high, the transistor M10 is “off” and the transistor M9 is turned “on.” If the first supply voltage VSUP were to drop below ground, the output signal A will stay in the same logical state when the first supply voltage returns above ground, because with the transistor M9 turned “on” a current will flow from the drain of the transistor M9 through the transistor R9 and along the signal path 104a′ through the body diode 212 to the node that provides the output voltage A.
Referring to
In this configuration, if the SLEEP signal is logical low (e.g., “0”), the gate of the transistor M9 depends on the ON signal; and if the SLEEP signal is logical high (e.g., “1”), the gate of the transistor M9 is “off” regardless of the ON signal.
The reinforcement circuit 104″ may also include an “OR” gate 304. The “OR” gate 304 receives at a first input a signal SLEEP and at a second input the inverse of the input signal ŌN. The output of the OR gate 304 is connected to the gate of the transistor M10.
In this configuration, if the SLEEP signal is logical low (e.g., “0”), the gate of the transistor M10 depends on the inverse of the input signal
Elements of different embodiments described herein may be combined to form other embodiments not specifically set forth above. Various elements, which are described in the context of a single embodiment, may also be provided separately or in any suitable subcombination. Other embodiments not specifically described herein are also within the scope of the following claims.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4695744 | Giordano | Sep 1987 | A |
| 5917359 | Fukunaga et al. | Jun 1999 | A |
| 6002290 | Avery | Dec 1999 | A |
| 6559689 | Clark | May 2003 | B1 |
| 7646616 | Wekhande et al. | Jan 2010 | B2 |
| 7787262 | Mangtani et al. | Aug 2010 | B2 |
| 7994821 | Wang | Aug 2011 | B1 |
| 8610462 | Wang | Dec 2013 | B1 |
| 8633745 | Peterson | Jan 2014 | B1 |
| 9203339 | Sato | Dec 2015 | B2 |
| 9214884 | Sonoda et al. | Dec 2015 | B2 |
| 9929683 | Sonoda et al. | Mar 2018 | B2 |
| 10230356 | Snowdon | Mar 2019 | B2 |
| 20200021212 | Yamada et al. | Jan 2020 | A1 |
| 20200028456 | Morioka et al. | Jan 2020 | A1 |