Level shifting and level shifting amplifier circuits

Information

  • Patent Grant
  • 6930515
  • Patent Number
    6,930,515
  • Date Filed
    Thursday, September 2, 2004
    20 years ago
  • Date Issued
    Tuesday, August 16, 2005
    19 years ago
Abstract
Level shifting and amplified level shifting circuit topologies are provided that include two or more level shifting or amplified level shifting circuits. The level shifting circuits receive a variable and fixed input and generate a variable and fixed output that are level shifted with respect to the input signals. The amplified level shifting circuits receive a variable and fixed input and generate a variable and fixed output that are level shifted and amplified with respect to the input signals. These circuits may be utilized to form a detection circuit that detects a difference in the output signals.
Description
FIELD OF THE INVENTION

The present invention relates to level shifting and/or amplifying level shifting circuitry. Particular utility for the present invention includes a detector circuit that can be used as a wakeup circuit to generate a wakeup signal that may be used in power management systems; although the present invention is broadly applicable to a level shifting and/or level shifting and amplifying circuit topologies that may be implemented in a broad range of applications.


DESCRIPTION OF RELATED ART


FIG. 1 depicts a generalized block diagram for a bipolar signal detector 10 known in the art. The detector includes a first comparator 12 that compares a sensing signal Vsen with a positive threshold voltage VH, and a second comparator 14 that compares the sensing signal Vsen with a negative threshold signal VL. The sensing signal Vsen can be derived from an associated system (not shown), for example, a sense resistor. Gate 16 generates an output signal Vdet based on the outputs of one or both of the comparators. As shown by the polarity of the comparators, if Vsen is less than VL or greater than VH, then Vdet is HIGH (or LOW) indicating that Vsen is greater than (absolute value) the threshold voltages. One disadvantage of this topology is that a negative power supply is required for the comparators and for the negative threshold voltage VL. Also, if the sensing signal is small compared to the comparator offset, the comparator offset may generate erroneous outputs. In other words, if the difference between VH and VL is within the offset of the comparator, the circuit 10 becomes incapable of detecting a small sensed signal within this range.


SUMMARY OF THE INVENTION

In one aspect, the present invention provides a level shifting circuit topology. One exemplary topology includes a first and second level shifting circuits wherein said second level shifting circuit generating a level shifted output signal from a variable input signal, the said first level shifting circuit generating a fixed level shifted output threshold signal from a fixed input reference signal. The level shifting circuits are biased with respect to each other so that each has an output signal that is shifted with respect to the other.


Another exemplary level shifting circuit is provided that includes a first, second and third level shifting. The second level shifting circuit generates a level shifted output signal from a variable input signal. The first and third level shifting circuits generate fixed, level shifted output threshold signals from a fixed input reference signal. The level shifting circuits are biased with respect to each other so that each has an output signal that is shifted with respect to the other.


In another aspect, the present invention provides an amplifying level shifting circuit topology. One exemplary topology includes a first and second amplifying level shifting circuits. The second amplifying level shifting circuit generates an amplified and level shifted output signal from a variable input signal. The first amplifying level shifting circuit generates a fixed, amplified and level shifted output threshold signal from a fixed input reference signal. The amplified level shifting circuits are biased with respect to each other so that each has an output signal that is shifted with respect to the other.


Another exemplary amplifying level shifting circuit topology is provided that includes comprising a first, second and third amplifying level shifting circuits. The second amplifying level shifting circuit generates an amplified and level shifted output signal from a variable input signal. The first and third amplifying level shifting circuits generate fixed, amplified and level shifted output threshold signals from a fixed input reference signal. The amplified level shifting circuits are biased with respect to each other so that each has an output signal that is shifted with respect to the other.


In a specific, exemplary circuit implementation, the present invention provides a detection circuit that includes a first and second level shifting circuits and a comparator. The second level shifting circuit generates a level shifted output signal from a variable input signal, and the first level shifting circuit generates a fixed level shifted output threshold signal from a fixed input reference signal. The comparator receives the level shifted output signal and the fixed level shifted output signal and generates a signal indicative of the difference between the level shifted output signal and the fixed level shifted output signal.


In another specific, exemplary circuit implementation, the present invention provides a detection circuit that includes a first and second amplifying level shifting circuits and a comparator. The second amplifying level shifting circuit generates an amplified and level shifted output signal from a variable input signal, and the first amplifying level shifting circuit generating a fixed, amplified and level shifted output threshold signal from a fixed input reference signal. The comparator receives the amplified level shifted output signal and the fixed, amplified level shifted output signal and generating a signal indicative of the difference between the amplified level shifted output signal and the fixed, amplified level shifted output signal.


It will be appreciated by those skilled in the art that although the following Detailed Description will proceed with reference being made to preferred embodiments and methods of use, the present invention is not intended to be limited to these preferred embodiments and methods of use. Rather, the present invention is of broad scope and is intended to be limited as only set forth in the accompanying claims.


Other features and advantages of the present invention will become apparent as the following Detailed Description proceeds, and upon reference to the Drawings, wherein like numerals depict like parts, and wherein:





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 depicts a generalized block diagram for a conventional bipolar signal detector;



FIG. 2A depicts one exemplary circuit diagram of a level shifting circuit topology according to the present invention;



FIG. 2B depicts an exemplary individual level shifting circuit as used in the topology of FIG. 2A;



FIG. 2C depicts a graph of the DC transfer curves of the topology of FIG. 2A;



FIG. 3 depicts another exemplary circuit diagram of a level shifting circuit topology according to the present invention;



FIG. 4A depicts an exemplary circuit diagram of a level-shifting and amplifying circuit topology according to the present invention;



FIG. 4B depicts an exemplary individual level-shifting and amplifier circuit as used in the topology of FIG. 4A;



FIG. 4C depicts the DC transfer curves for the circuit of the topology of FIG. 4A; and



FIG. 5 depicts another exemplary circuit diagram of a level-shifting and amplifying circuit topology according to the present invention.





DETAILED DESCRIPTION OF EXEMPLARY EMBODIMENTS

Level Shifting Circuit Topologies



FIG. 2A depicts one exemplary circuit diagram of a level shifting circuit topology according to the present invention. The following description of this topology is directed to a level shifting the input signals when Vsen is close to power supply VSS. As opposed to the topology of FIG. 1, the present invention provides two or more level shifting circuits, and in the exemplary embodiment three level shifting circuits B1, B2 and B3 are provided, as described below.


Referring briefly to FIG. 2B, which is a separate schematic for level shifter B1˜B3 in FIG. 2A. Each level shifter consists of an active load transistor MPi (i=1, 2, 3), a resistor Ri(i=1, 2, 3) and a source follower MFi(i=1, 2, 3). The input signal Vin goes into the gate of source follower MFi and output from its source, then go through the resistor Ri, form the final output signal Vo.


Using small signal model analysis, we get:

Vo=[gmFi/(gdsFi+gmFi+gmbFi)]Vin+Ib{[(Ri+1/(gdsFi+gmFi+gmbFi)]//1/gdsPi}  (1)

Normally, gmFi>>gmbFi>>gdsFi, (Ri+1(gdsFi+gmFi+gmbFi))<<1/gdsPi

So, equation (1) can be simplified as:


Vo≈Vin+IbRi+Ib(1/gmFi)(i=1,2,3)  (2)


From equation (2), the level shifter has a gain approximately equal to one, i.e., the level shifter has little or no amplification function. But the level shifter does have a shifting aspect represented by Ib (Ri+1/gmFi). Thus, as will be apparent to one skilled in the art, by selecting values of Ri and gmFi one can select a desired shifting value. Shifting, in this case, refers to amplitude shifting. In the circuit of FIG. 2A, and assuming that Vsen is a signal that is close to a supply voltage VSS, it may be desirable to shift the input signals (Vref and Vsen, more fully described below) toward VDD. Although not a requirement of the present invention, shifting the amplitude of the input signals in this manner may be useful so that external circuitry (e.g., the comparators 12 and 14) operates in the linear region of operation for those devices.


In the exemplary embodiment of FIG. 2A, to simplify the analysis and construction, the three level shifters B1, B2 and B3 have approximately the same dimension load transistor MP1, MP2 and MP3. Also, the level shifters have approximately the same dimension source follower MF1, MF2 and MF3. Of course, the term approximately is to be construed broadly, and may depend on the particular tolerance required or the particular operating environment. Additionally, it is not a requirement of the present invention to have approximately the same load dimension for the transistors, but rather, is described herein as only one exemplary construction.


Shifting the input signals is therefore a function of the resistors R1, R2, and R3 as shown in equation (2). In this exemplary embodiment, the resistor R2 associated with the sensed input signal Vsen may be chosen to be shifted so that it resides between two threshold signals, i.e., R1<R2<R3. So according to equation (2), each level shifter has a different shifting value.


As shown in FIG. 2C, because the gain is roughly equal one, the DC transfer curves are three parallel 45 degree straight line for each level shifter B1, B2 and B3. The DC transfer curves represent the input/output of each of the three level shifting circuits. Level shifter B2 will shift the signal to be detected Vsen to Vo′, which may be optimized to around the middle of the power supply, e.g., (VDD−VSS)/2. Level shifter B1 generates a lower threshold VL′, and the input to B1 is a reference signal Vref. Level shifter B3 generates an upper threshold VH from the reference signal Vref. Thus, level shifters B1 and B3 generate a fixed, level shifted output from a fixed input, where the output is level shifted according to equation (2).


As mentioned above, the exemplary topology of FIG. 2A assumes that Vsen is close to or equal to the power supply VSS. “Close to” is to be construed broadly and may depend on, for example, the tolerances required for a given application. For example, “close to” may be defined as within 10% of a power supply voltage. Accordingly, Vref is selected to be close to or equal to VSS.


For equation (2), the threshold

|VH′−Vo′|=Ib(R3−R2)  (3a)
|Vo′−VL′|=Ib(R2=R1)  (3b)

Because the gain of the level shifter is roughly one, the original threshold

|VH−Vref|=|VH′−Vo′|=Ib (R3−R2)  (4a)
|Vref−VL|=|Vo′−VL′|=Ib (R2−R1)  (4b)


As we can see from FIG. 2C, when the signal to be detected Vsen is between VL and VH then the shifted signal Vo′ will be between VL′ and VH′, otherwise Vo′ will be greater than VH′ or less than VL′. When the topology of FIG. 2A is used as a detection circuit (as described with reference to FIG. 1) using comparators 12 and 14 and XOR gate 16, then when Vsen is between VL and VH, Vdet will keep the same state, either high or low. But when Vsen<VL or Vsen>VH, then Vo′<VL′ or Vo′>VH′ and Vdet will change state, either from high to low or from low to high.


In FIG. 2A, the bias circuit generates the bias current Ib.

Ib=Vt1n(A)/Ro  (5)


Where A is the area ratio of transistor Q1, and Q2. Substrate (5) into (4),

|VH−Vref|=Vt1n (A) (R3−R2)/Ro  (6a)
|Vref−VL|=Vt1n (A) (R2−R1)/Ro  (6b)


From (6a) and (6b), the threshold is determined by transistor area ratio and resistor ratio and resistor differences, which can be accurately controlled in IC process. Of course, for those skilled in the art, the bias circuit is not necessarily the same as in FIG. 2A. Other kinds of circuits can be used to generate the bias current Ib.


Also, depending on the desired application, it may not be necessary to have both the lower threshold VL and upper threshold VH. Instead, it may be desirable that only one threshold, either VL or VH is needed, in this case, one level shifter and one comparator, either level shifter B1 and comparator 12 or level shifter B3 and comparator 14 can be omitted.



FIG. 3 is another exemplary level shifting topology of the present invention, and may be used, for example, when Vsen is very close to power supply VDD. For those skilled in the art, this exemplary embodiment follows the same principles as described above with reference to FIGS. 2A, 2B and 2C. The changes are the source followers MF1˜MF3 change from PMOS to NMOS, and the active load change from PMOS MP1˜MP3 to NMOS MN1˜MN3. The operation of FIG. 3 is similar to FIG. 2A except that the outputs of the level shifting circuits are shifted away from VDD and towards VSS. Of course, the circuits of FIGS. 2A and 3 are equally applicable for bipolar signal level shifting, i.e., where Vsen resides at +/−0 Volts. In such a case, it may be desirable to down shift (FIG. 3) or up shift (FIG. 2A) the outputs so that the output reference signals VH′ and VL′ are both positive or both negative. These and other modifications may all be obtained using the topology of FIGS. 2A and/or 3.


As previously stated, the exemplary embodiments of FIG. 2A and FIG. 3 may be adapted to shift the signal to be detected, Vsen, to be around the middle of the power supply. If the topologies of FIG. 2A and/or FIG. 3 are adapted to include comparators 12 and 14, by shifting to around the middle of the power supply region allows the comparators to work in their linear region.


But if the signal to be detected, Vsen is small, e.g. the threshold |VH−Vsen| or |Vsen−VL| is comparable to the offset of comparator 12 and/or 14, then it may be desirable to amplify the level shifted signals. Amplified level shifting circuits are described below.


Amplified Level Shifting Circuit Topologies



FIG. 4A is an exemplary amplified level shifting circuit topology. Like previous exemplary embodiments, the circuit of FIG. 4A assumes Vsen is close to or equal to VSS. In this exemplary embodiment, three pre-amplifier stages A1, A2 and A3 are used to both amplify and level shift input signals, as will be detailed below.



FIG. 4B is the schematic for pre-amplifier A1˜A3 in FIG. 4A. Each pre-amplifier consists of two branches. MPAi, MNAi, and Ri(1=1, 2, 3) form the left branch, MPBi, MNBi and Rb form the right branch. The left branch shifts the input signal Vin, which is close to VSS, to an appropriate level Vg,

Vg=Vin+IbRi+VgsNAi  (7)


Where (IbRi+VgsNAi) is the shifted factor. In this exemplary embodiment, the right branch is a common source amplifier. Through small signal AC analysis, we get:

Vo={gmNBi/[RbgdsPBi(gmNBi+gmbNBi+gdsNBi)−(gdsNBi+gdsPBi)]}Vg
≈{gNBi/[RbgmNBigdsPBi−(gdsNBi+gdsPBi)]}Vg  (8)
≈βVg  (9)


From (8), we see that the right branch has a gain β. Thus, one skilled in the art will recognize that by selecting an appropriate resistor Rb value, the pre-amplifier will work in the linear region having a gain β. Thus, a small difference in input signal Vg, which is the shifted signal of Vin, will generate a larger difference in output Vo.


Referring again to FIG. 4A, the three pre-amplifiers A1, A2, and A3 have approximately the same dimension for all the relative transistors and approximately the same value for Rb, but, in order to shift the input signals a different value is selected for each of R1, R2 and R3. To shift the signal to be detected Vsen to a point between two threshold signals, then the values are selected as R1<R2<R3. According to equation (7) and (8), each preamplifier circuit shifts the input signal and thus generates a different transfer curve, as shown in FIG. 4C.


Pre-amplifier A2 shifts and amplifies the signal to be detected Vsen to a desired output level Vo″. As before, this output value may be selected to be around the middle of the power supply. Pre-amplifier A1 generates an upper threshold VH″ from a fixed reference signal Vref. Pre-amplifier A3 is used to generate the lower threshold VL″ from the reference signal Vref. In the example of FIG. 4A, Vref is selected to be close to or equal to VSS.


According to equation (7), the original threshold

|VH−Vref|=Ib(R3−R2)  (10a)
|Vref−VL|=Ib(R2−R1)  (10b)


But after the pre-amplifier, the original threshold will be amplified to

|Vo″−VL″|=βIb(R3−R2)  (11a)
|VH″−Vo″|=βIb(R2−R1)  (11b)


As we can see from FIG. 4C, when the signal to be detected Vsen is between VL and VH then the shifted and amplified signal Vo″ will be between VL″ and VH″, otherwise Vo″ will be greater than VH″ or less than VL″. When the topology of FIG. 4A is used as a detection circuit (as described with reference to FIG. 1) using comparators 12 and 14 and XOR gate 16, then when Vsen is between VL and VH, Vdet will keep the same state, either high or low. But when Vsen<VL or Vsen>VH, then Vo″<VL″ or Vo″>VH″ and Vdet will change state, either from high to low or from low to high. So, even if the original threshold is only about 1 mV, which is comparable to the comparator offset, the gain can be adjusted such that the output signals are well larger than the comparator offset. For example, β may be selected to be equal to about 100, then the amplified threshold will be 100 mV, which is typically much larger than the offset of a typical comparator.


Again, the bias circuit in FIG. 4A will generate the bias current.

Ib=Vt1n(A)/Ro


Then, the original threshold in (10a) and (10b) will be

|VH−Vref|=Vt1n(A) (R3−R2)/Ro  (12a)
|Vref−VL|=Vt1n(A) (R2−R1)/Ro  (12b)


The threshold is determined by transistor area ratio and resistor ratio and resistor differences, which can be precisely controlled in IC Process. Of course, those skilled in the art will recognize that alternative bias circuits may be used to generate the bias current Ib. Also, depending on the desired application, it may not be necessary to have both the lower and upper threshold VL and VH. In this case, one pre-amplifier and/or one comparator, either A1 and comparator 12 or A3 and comparator 14 can be omitted.



FIG. 5 is another exemplary amplified level shifting topology of the present invention, and may be used, for example, when Vsen is very close to power supply VDD. For those skilled in the art, this exemplary embodiment follows the same principles as described above with reference to FIGS. 4A, 4B and 4C. The operation of FIG. 5 is similar to FIG. 4A except that the input signals are shifted away from VDD and towards VSS. Of course, the circuits of FIGS. 4A and 5 are equally applicable for bipolar signal level shifting, i.e., where Vsen resides at +/−0 Volts. In such a case, it may be desirable to shift down (FIG. 5) or shift up (FIG. 4A) the outputs so that the output reference signals VH″ and VL″ are both positive or both negative. These and other modifications may all be obtained using the topology of FIGS. 4A and/or 5.


Note that if the input signal is a small signal, the topologies of FIG. 4A and 5 may be used as a detection circuit for “small signal” detection. Small signal may mean, for example, that the signal to be detected is within the tolerance range of given components. Note further that the amplifying function of this circuit topology may be chosen to make the output threshold to be larger than the offset voltage of a comparator (12 or 14). Those skilled in the art will recognize numerous modifications to the exemplary topologies of the present invention. For example, those skilled in the art will recognize that many different level shifting circuits exist which may be modified to be biased with respect to one another so that the outputs are shifted in a manner according to the present invention. Indeed, the specific circuit topologies disclosed herein are only exemplary, and other level shifting topologies may be used instead. Likewise, the exemplary level shifting and amplifying circuit topologies described herein may be replaced with other level shifting and amplifying circuit topologies as are known in the art, without departing from the present invention. All such modifications are deemed within the scope of the present invention, only as limited by the appended claims.

Claims
  • 1. An amplified level shifting circuit topology comprising: a first amplifying level shifting circuit capable of at least amplifying a variable input signal by a first gain factor greater than unity to provide an amplified and level shifted output signal; and a second amplifying level shifting circuit capable of at least amplifying a fixed input reference signal by a second gain factor greater than unity to provide a fixed, amplified and level shifted output threshold signal, said amplified level shifting circuits being biased with respect to each other so that each has a DC transfer curve that is shifted with respect to the other.
  • 2. The amplified level shifting circuit topology as claimed in claim 1, wherein said second amplifying level shifting circuit comprises: a first branch circuit for level shifting said fixed input signal, said first branch further comprising a load resistor for determining a shift of said fixed input signal; and, a second branch circuit for amplifying said fixed input signal by said second gain factor.
  • 3. The amplified level shifting circuit topology as claimed in claim 2, further comprising a bias circuit generating a bias voltage for biasing said first and second branch.
  • 4. The amplified level shifting circuit topology as claimed in claim 1, wherein DC transfer curves are right shifted with respect to a supply voltage.
  • 5. The amplified level shifting circuit topology as claimed in claim 1, wherein DC transfer curves are left shifted with respect to a supply voltage.
  • 6. The amplified level shifting circuit topology as claimed in claim 1, wherein said DC transfer curves are shifted to be approximately in a middle of two supply voltages.
  • 7. The amplified level shifting circuit topology as claimed in claim 1, further comprising a third amplifying level shifting circuit capable of at least amplifying said fixed input reference signal by a third gain factor greater than unity to provide a second fixed, amplified and level shifted output threshold signal, said first, second, and third amplified level shifting circuits being biased with respect to each other so that each has a DC transfer curve that is shifted with respect to the other.
  • 8. A detection circuit comprising: a first amplifying level shifting circuit capable of at least amplifying a variable input signal by a first gain factor greater than unity to provide an amplified and level shifted output signal; a second amplifying level shifting circuit capable of at least amplifying a fixed input reference signal by a second gain factor greater than unity to provide a fixed, amplified and level shifted output threshold signal, said amplified level shifting circuits being biased with respect to each other so that each has a DC transfer curve that is shifted with respect to the other; and a comparator capable of receiving said amplified and level shifted output signal and said fixed, amplified and level shifted output threshold signal and generating a signal indicative of a difference between said amplified and level shifted output signal and said fixed, amplified and level shifted output threshold signal.
  • 9. The detection circuit as claimed in claim 8, wherein said second amplifying level shifting circuit comprises: a first branch circuit for level shifting said fixed input signal, said first branch further comprising a load resistor for determining a shift of said fixed input signal; and, a second branch circuit for amplifying said fixed input signal by said second gain factor.
  • 10. The detection circuit as claimed in claim 9, further comprising a bias circuit generating a bias voltage for biasing said first and second branch.
  • 11. The detection circuit as claimed in claim 8, further comprising a third amplifying level shifting circuit capable of at least amplifying said fixed input reference signal by a third gain factor greater than unity to provide a second fixed, amplified and level shifted output threshold signal, said first, second, and third amplified level shifting circuits being biased with respect to each other so that each has a DC transfer curve that is shifted with respect to the other.
  • 12. A method comprising: amplifying a variable input signal by a first gain factor greater than unity, and shifting said variable input signal to provide an amplified and level shifted output signal from said variable input signal; and amplifying a fixed input reference signal by a second gain factor greater than unity, and shifting said fixed input reference signal to provide a fixed, amplified and level shifted output threshold signal from said fixed input reference signal, said fixed, amplified and level shifted output threshold signal being shifted with respect to said amplified and level shifted output signal.
  • 13. The method of claim 12, further comprising comparing said amplified and level shifted output signal and said fixed, amplified and level shifted output threshold signal; and generating a signal representative of a difference between said amplified and level shifted output signal and said fixed, amplified and level shifted output threshold signal.
  • 14. The method of claim 12, further comprising shifting said output signals up with respect to a supply voltage.
  • 15. The method of claim 12, further comprising shifting said output signals down with respect to a supply voltage.
  • 16. The method of claim 12, wherein said first and second gain factor are approximately equal.
  • 17. The method of claim 12, further comprising amplifying said fixed input reference signal by a third gain factor greater than unity, and shifting said fixed input reference signal to provide a second fixed, amplified and level shifted output threshold signal from said fixed input reference signal, said second fixed, amplified and level shifted output threshold signal being shifted with respect to said amplified and level shifted output signal.
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a continuation of U.S. Nonprovisional application Ser. No. 10/200,006 filed Jul. 19, 2002, the teachings of which are herein incorporated by reference.

US Referenced Citations (71)
Number Name Date Kind
4851987 Day Jul 1989 A
4968987 Naka et al. Nov 1990 A
4999634 Brazdrum et al. Mar 1991 A
5099151 Watanabe Mar 1992 A
5142684 Perry et al. Aug 1992 A
5167024 Smith et al. Nov 1992 A
5200913 Hawkins et al. Apr 1993 A
5218704 Watts, Jr. et al. Jun 1993 A
RE34769 Yoshimoto et al. Nov 1994 E
5375076 Goodrich et al. Dec 1994 A
5511203 Wisor et al. Apr 1996 A
5548777 Woo Aug 1996 A
5560024 Harper et al. Sep 1996 A
5600800 Kikinis et al. Feb 1997 A
5619402 Liu Apr 1997 A
5642417 Stringer Jun 1997 A
5671368 Chan et al. Sep 1997 A
5692197 Narad et al. Nov 1997 A
5696975 Moore et al. Dec 1997 A
5699244 Clark, Jr. et al. Dec 1997 A
5708840 Kikinis et al. Jan 1998 A
5732266 Moore et al. Mar 1998 A
5790875 Andersin et al. Aug 1998 A
5796705 Kim Aug 1998 A
5797089 Nguyen Aug 1998 A
5815679 Liu Sep 1998 A
5835759 Moore et al. Nov 1998 A
5838983 Atkinson Nov 1998 A
5870355 Fujihara Feb 1999 A
5903764 Shyr et al. May 1999 A
5910933 Moore Jun 1999 A
5969529 Eiraku et al. Oct 1999 A
5974549 Golan Oct 1999 A
5983073 Ditzik Nov 1999 A
6006285 Jacobs et al. Dec 1999 A
6006337 Koo Dec 1999 A
6018724 Arent Jan 2000 A
6034621 Kaufman Mar 2000 A
6038672 Klein Mar 2000 A
6047380 Nolan et al. Apr 2000 A
6076133 Brainard et al. Jun 2000 A
6088730 Kato et al. Jul 2000 A
6088809 Atkinson Jul 2000 A
6101562 Chang et al. Aug 2000 A
6125417 Bailis et al. Sep 2000 A
6141052 Fukumitsu et al. Oct 2000 A
6151012 Bullister Nov 2000 A
6154359 Kamikakai et al. Nov 2000 A
6173417 Merrill Jan 2001 B1
6195713 Chaiken et al. Feb 2001 B1
6202121 Walsh et al. Mar 2001 B1
6226237 Chan et al. May 2001 B1
6233464 Chmaytelli May 2001 B1
6259597 Anzai et al. Jul 2001 B1
6266714 Jacobs et al. Jul 2001 B1
6272575 Rajchel Aug 2001 B1
6292440 Lee Sep 2001 B1
6304261 Shields et al. Oct 2001 B1
6310634 Bodnar et al. Oct 2001 B1
6334149 Davis, Jr. et al. Dec 2001 B1
6336142 Kato et al. Jan 2002 B1
6349386 Chan Feb 2002 B1
6356905 Gershman et al. Mar 2002 B1
6378077 Atkinson Apr 2002 B1
6385734 Atkinson May 2002 B2
6393499 Chaiken et al. May 2002 B1
6396430 Li May 2002 B1
6437628 Davenport et al. Aug 2002 B1
6535017 Fulkerson Mar 2003 B1
6720826 Yoon Apr 2004 B2
20010028562 Naghi Oct 2001 A1
Foreign Referenced Citations (4)
Number Date Country
0945778 Sep 1999 EP
0 999 549 May 2000 EP
09-101848 Apr 1997 JP
WO 9638841 Dec 1996 WO
Related Publications (1)
Number Date Country
20050024087 A1 Feb 2005 US
Continuations (1)
Number Date Country
Parent 10200006 Jul 2002 US
Child 10933110 US