Embodiments of the present disclosure are related to a level shifting module, and more particularly to a level shifting module and a power circuit and method of operating the level shifting module.
In coming years, portable devices, node sensors, battery-based electronic devices and billions of these devices will overwhelm the world and crowd with our daily life. The major concern regarding the electronic devices is about the power consumption and battery life. Power management can improve the chip's power efficiency so as to prolong the battery life and operating time. A system-on-chip consumes less power, and the sustained system lifetime will inevitably grow rapidly. A power saving mode, also called a sleep mode, is a common design approach to achieve a longer system lifetime.
Please refer to
Please refer to
Please refer to
On the other end, for about the 5-year-life-time system powered by the battery, according to energy estimates, the digital supply voltage level needs to be aggressively lowered under the sleep mode. However, the system 14 may run under a low voltage, but a low voltage may result in a system wake-up failure. For the failure scenario, just before waking up, the digital supply voltage tends to be switched back; a level shifter 19 will receive a first signal Si having a voltage level as low as the digital supply voltage, and transform it into a second signal S2 having another level as high as the battery voltage to control the LDO regulator 11. However, not all the level shifters 19 can operate in such a wide-range supply level gap between the above low voltage level and the high voltage level if the voltage level difference is very large. The unsuccessful low-to-high translation of the level shifter 19 may result in a system failure to wake-up due to an inaccurate control signal after the level translation. Normally, a standard level will work under the 0.9 volt digital supply voltage typically, but under 0.7 volt, it will not work.
For a certain system power requirement, when the system 14 operates in the sleep mode, a standard level shifter cannot function at such a low digital supply voltage, so a specially-design level shifter may be required in order to fulfill its function. Thus, in the prior way to build an application-specific level shifter with wide operating voltage range, it may cause inefficiencies including low speed, large area, high power consumption, high cost and inefficiency of design, and these contradict our basic system assumptions which cannot be compromised.
Therefore, it is expected that different power sources can be adopted in different modes to provide the system with optimal power without switches there between, and it is also expected that a method and a device can solve the issue, a low-power system operating under wide-range supply level
In accordance with one embodiment of the present disclosure, a level shifting module is disclosed. The level shifting module used with a digital circuit which generates a first power signal in an idle mode, comprises a first low drop-out (LDO) power circuit, a level shift unit and a second LDO power circuit. The LDO power circuit is electrically connected to the digital circuit, receives the first power signal having a first power level, and outputs a second power signal having a second power level to the digital circuit, wherein the second power level is higher than the first power level. The level shift unit is electrically connected to the digital circuit, receiving the second power signal, and outputs a third power signal, wherein the third power level has a third power level higher than the first power level, and the first power level is insufficient to allow the level shift unit to convert the first power level to the third power level. The second LDO power circuit is electrically connected to the first LDO power circuit and the digital circuit, and receives the third power signal to activate and power the digital circuit under an active mode.
In accordance with one embodiment of the present disclosure, a method of operating a level shifting module is disclosed. The method of operating a level shifting module including a level shift unit, a first power circuit and a second power circuit used with a system, the method comprising steps of: upon receiving a wake-up signal having a wake-up power level from the system, providing the system with a first power signal having a first power level higher than the wake-up power level; generating a second power signal having a second power level in response to the first power signal; outputting a third power signal to activate the second power circuit under an active mode in response to the second power signal, wherein the wake-up power level is insufficient to drive the level shift unit, and the second power level is higher than the wake-up power level in order to drive the level shift unit.
In accordance with a further embodiment of the present disclosure, the present invention discloses a power circuit. The power circuit comprises a first regulator and an impedance adjustment unit. The first regulator has a loop-back impedance, and provides a first power signal. The impedance adjustment unit is coupled to the first regulator, and operates to cause the first regulator to provide a second power signal having a power level different from that of the first power signal
The above embodiments and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed descriptions and accompanying drawings.
Please refer to
In some embodiments, when the system 14 operates in the normal mode, the switch 17 conducts, the switch 18 is cut off, and thus a power signal DSV supplying to the system 14 is equal to the power signal SHV. When the system 14 operates in the idle mode, the switch 17 is cut off, the switch 18 conducts, and thus the power signal DSV supplying the system 14 is equal to the power signal SLV.
Please refer to
In
Please refer to
In some embodiments, the system 24 can provide both the third power signal SPS3 and the fifth power signal SPSS, the third level can be for example 0.7˜1.2 volts depending on how low a voltage the level shift unit 25 can accept, and the opposite logic level is logic “0”, indicating 0 volts. The battery voltage BTV1 of the battery unit 23 is the same as the fourth power level, for example, is typically equal to 3.3 volts. In some embodiments, the level shift unit 25 may further include a third inverter (not shown) to convert the third power signal SPS3 into the fifth power signal SPSS, while the third inverter is supplied with the third power level.
In
Please refer to
In
In
In Equation 1, the first LDO output voltage VLDO1 is equal to the second power level of the second power signal SPS2, and is output from the drain terminal D1 to the system 24. When the NMOS unit M4 conducts, the second equivalent resistance r2 will be reduced because there is a small internal resistance when the NMOS unit conducts. Thus, a new equivalent resistance equals the equivalent parallel resistance of the second equivalent resistance r2 and the small internal resistance. The new equivalent resistance is reduced dramatically, causing the first LDO output voltage VLDO1 to boost to a higher voltage that the level shift unit 25 can accept according the Equation 1.
Please refer to
Please refer to
In
Please refer to
1. A level shifting module used with a digital circuit which generates a first power signal in an idle mode, comprises a first low drop-out (LDO) power circuit, a level shift unit and a second LDO power circuit. The LDO power circuit is electrically connected to the digital circuit, receives the first power signal having a first power level, and outputs a second power signal having a second power level to the digital circuit, wherein the second power level is higher than the first power level. The level shift unit is electrically connected to the digital circuit, receiving the second power signal, and outputs a third power signal, wherein the third power level has a third power level higher than the first power level, and the first power level is insufficient to allow the level shift unit to convert the first power level to the third power level. The second LDO power circuit is electrically connected to the first LDO power circuit and the digital circuit, and receives the third power signal to activate and power the digital circuit under an active mode.
2. The module in Embodiment 1, wherein the digital circuit outputs a fourth power signal having a fourth power level in response to receiving the second power signal, and the fourth power level is equal to the second power level. The first LDO power circuit and the second LDO power circuit respectively have two power output terminals electrically connected to the digital circuit.
3. The module of any one of Embodiments 1-2, wherein the first LDO power circuit operates when the digital circuit is under the idle mode, the second LDO power circuit operates when the digital circuit is under the active mode, and the third power signal has a voltage higher than that of the second power signal.
4. The module of any one of Embodiments 1-3, wherein the level shift unit includes a first inverter, a second inverter, a first n channel metal oxide semi-conductor (NMOS) unit and a second NMOS unit. The first inverter is powered by a battery unit, has a first input terminal and a first output terminal and outputs the fourth power signal. The second inverter is powered by the battery unit, and has a second input terminal and a second output terminal, wherein the first input terminal is electrically connected to the second output terminal and the first output terminal is electrically connected to the second input terminal. The first NMOS unit has a first drain terminal electrically connected to the first input terminal and has a first gate terminal receiving the third power signal. The second NMOS unit has a second drain terminal electrically connected to the second input terminal and has a second gate terminal receiving a fourth power signal, and has an opposite logic level compared to that of the third power signal.
5. The module of any one of Embodiments 1-4, wherein the first LDO power circuit includes an amplifier, a first power MOS unit, a first resistor, a second resistor and a MOS switch. The amplifier has a third and a fourth input terminals and a third output terminal. The first power MOS unit has a first drain terminal and a first source terminal, and is coupled to the amplifier at the third output terminal, wherein the first power MOS unit receives a battery voltage at the first source terminal. The first resistor is electrically connected to the fourth input terminal and the first drain terminal. The second resistor is electrically connected to the fourth input terminal and a ground terminal. The MOS switch has a gate terminal and is electrically connected to the fourth input terminal and receives the first power signal, wherein the first power signal is a wake-up signal from the digital circuit. The second LDO power circuit has a second power MOS unit which has a second drain terminal and a second source terminal, wherein the second power MOS unit receives the battery voltage at the second source terminal, and the first drain terminal and the second drain terminal are electrically connected to each other without a switch.
6. The module of any one of Embodiments 1-5, wherein the first resistor has a first equivalent resistance r1, the second resistor has a second equivalent resistance r2, the amplifier receives a reference voltage Vref at the third input terminal, the first LDO power source outputs the second power signal at the first drain terminal, the second power signal has a first LDO output voltage VLDO1 equal to the following equation based on a divide voltage theorem:
7. The module of any one of Embodiments 1-6, wherein when the MOS switch receives the first power signal, the MOS switch conducts the fourth input terminal and the ground terminal, reducing the second equivalent resistance r2, and causing the first LDO output voltage VLDO1 to elevate to the second level.
8. A method of operating a level shifting module including a level shift unit, a first power circuit and a second power circuit used with a system, the method comprising steps of: upon receiving a wake-up signal having a wake-up power level from the system, providing the system with a first power signal having a first power level higher than the wake-up power level; generating a second power signal having a second power level in response to the first power signal; outputting a third power signal to activate the second power circuit under an active mode in response to the second power signal, wherein the wake-up power level is insufficient to drive the level shift unit, and the second power level is higher than the wake-up power level in order to drive the level shift unit.
9. The method in Embodiment 8, wherein the first power circuit includes a regulator and a loop-back portion, and the method further comprises: adjusting an equivalent impedance of the loop-back portion in response to the wake-up signal and a reference signal; and elevating the first power signal from the first power level to the second power level.
10. The method of any one of Embodiment 8-9, further comprising steps of: electrically connecting the first power circuit and the second power circuit in a switchless way; and electrically connecting the system to the first power circuit and the second power circuit simultaneously.
11. The method of any one of Embodiments 8-10, further comprising steps of: providing the system with a fourth power signal having a fourth power level to operate the system under an idle mode; activating the first power circuit and disabling the second power circuit when the system is under the idle mode; and activating the second power circuit and disabling the first power circuit when the first power level of the first power signal is elevated to have the second power level; providing the system with a fifth power signal having a fifth power level to operate the system under an active mode.
12. The method of any one of Embodiments 8-11, further comprising steps of: the level shift unit receiving a battery voltage to elevate the second power level to the third power level, wherein the level shift unit is a standard level shift unit.
13. The method of any one of Embodiments 8-12, wherein the first power circuit includes a regulator having a loop-back impedance and an impedance control unit further comprising steps of: enabling the impedance control unit to decrease the loop-back impedance; and elevating the first power level to the second power level due to the decreased loop-back impedance.
14. The method of any one of Embodiments 8-13, wherein the first power circuit includes a first regulator charged by a battery voltage through a first switch, the second power circuit includes a second regulator charged by the battery voltage through a second switch, and the method further comprises one of steps of: cutting off the first switch and conducting the second switch when the system is under the active mode; and conducting the first switch and cutting off the second switch when the system is under the idle mode.
15. A power circuit comprises a first regulator and an impedance adjustment unit. The first regulator has a loop-back impedance, and provides a first power signal. The impedance adjustment unit is coupled to the first regulator, and operates to cause the first regulator to provide a second power signal having a power level different from that of the first power signal.
16. The circuit in Embodiment 15, wherein the first regulator provides a core logic circuit with the first power signal. The impedance adjustment unit controls the loop-back impedance to elevate the power level. The power circuit is used with a level shift unit, and the level shift unit includes a first inverter, a second inverter, a first n channel metal oxide semi-conductor (NMOS) unit and a second NMOS unit. The first inverter is powered by a battery unit, has a first input terminal and a first output terminal, and outputs a control signal to control a second regulator. The second inverter is powered by the battery unit, has a second input terminal and a second output terminal, wherein the first input terminal is electrically connected to the second output terminal and the first output terminal is electrically connected to the second input terminal. The first NMOS unit has a first drain terminal electrically connected to the first input terminal, and a first gate terminal receiving the second power signal. The second NMOS unit has a second drain terminal electrically connected to the second input terminal, and a second gate terminal receiving a third power signal, wherein the third power signal has an opposite logic level compared to that of the second power signal.
17. The circuit of any one of Embodiments 15-16, wherein the first regulator is an LDO regulator and includes an amplifier, a power MOS unit, a first resistor and a second resistor. The amplifier has a third and a fourth input terminals and a third output terminal. The power MOS unit has a drain terminal and is coupled to the amplifier at the third output terminal. The first resistor is electrically connected to the fourth input terminal and the drain terminal. The second resistor is electrically connected to the fourth input terminal and a ground terminal.
18. The circuit of any one of Embodiments 15-17, wherein the impedance adjustment unit is a MOS switch, having a gate terminal and electrically connected to the fourth input terminal, and the gate terminal receives the first power signal, wherein the first power signal is a wake-up signal from the system.
19. The circuit of any one of Embodiments 15-18, wherein the first resistor has a first equivalent resistance r1, the second resistor has a second equivalent resistance r2, the amplifier receives a reference voltage Vref at the third input terminal, the first LDO power source outputs the second power signal at the drain terminal, and the second power signal has a first LDO output voltage VLDO1 equal to the following equation based on a divide voltage theorem:
20. The circuit of any one of Embodiments 15-19, wherein when the MOS switch receives the first power signal, the MOS switch conducts from the fourth input terminal to the ground terminal, reducing the second equivalent resistance r2, and causing the first LDO output voltage VLDO1 to elevate to the second level.
While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.