| Mantripragada et al, ‘A New Framework for Integrated Global Local Scheduling’: IEEE pp. 167-174, Mar. 1998.* |
| Mangione-Smith et al, ‘Register Requirements of Pipelined Processors’, ACM pp. 260-271, Jun. 1992.* |
| Silvera et al, ‘A Register Pressure Sensitive Instruction Scheduler for Dynamic Issue Processors’, IEEE pp. 78-89, Mar. 1997.* |
| Eichenberger et al, ‘Register Allocation for Predicated Code’, IEEE, Micro-28 pp. 180-191, 1995.* |
| Gillies et al., ‘Global Predicate Analysis and its Application to Register Allocation’, IEEE pp. 114-125, 1996.* |
| Chou et al., ‘An Optimal Instruction Scheduler for Superscalor Processor’, IEEE pp. 303-313, 1995.* |
| Chang et al., ‘Efficient Exploitation of Instruction-Level Parallelism for Superscaler Processors by the Conjugate Register File Scheme’, IEEE pp. 278-293, 1996.* |
| Ramakrishna et al., ‘Storage Allocation Strategies for Data Path Synthesis of ASICs’, IEEE pp. 41-44, 1994.* |
| Koseki et al, ‘A Register Allocation Technique Using Guarded PDG’, ACM pp. 270-277, 1996.* |
| Lu et al., ‘A Lifetime-Sensitive Scheduling Method’IEEE pp. 351-354, May 1996.* |
| Franklin et al., ‘Register Traffic Analysis for Streamlining Inter-Operation Communication in Fine-Grain Parallel Processors’, IEEE pp. 236-245, Sep. 1992.* |
| Norris et al. An Experimental Study of Several Cooperative Register Allocation and Instructions Scheduling Strategies. IEEE. pp. 169-179, 1995.* |
| Koseki et al. A Register Allocation Technique Using Guarded PDG. ACM. pp. 270-277, 1996. |