The present disclosure relates to a light emitting device and light emitting apparatus.
The development of surface emitting semiconductor lasers each having a plurality of light emitting regions is progressing (see, for example, PTL 1 and PTL 2). A surface emitting semiconductor laser is, for example, VCSEL (Vertical Cavity Surface Emitting LASER).
PTL 1: Japanese Unexamined Patent Application Publication No. 2017-147461
PTL 2: Japanese Unexamined Patent Application Publication No. 2017-216285
Incidentally, in a light-emitting device having a plurality of light emitting regions, it is desired that the plurality of light emitting regions have uniform light emission characteristics.
It is desirable to provide a light emitting device that makes it possible to obtain uniform light emission characteristics between the plurality of light emitting regions and a light emitting apparatus including the light emitting device.
A light emitting device according to an embodiment of the present disclosure includes a substrate, a semiconductor stacked body, a first electrically conductive layer, a second electrically conductive layer, and a through wiring line. The substrate has a first surface and a second surface that are opposed to each other. The semiconductor stacked body is provided on a first surface of the substrate. The semiconductor stacked body has a plurality of light emitting regions each of which allows a laser beam to be emitted. The first electrically conductive layer is provided on a front surface of the semiconductor stacked body. The front surface is opposite to the substrate. The second electrically conductive layer is provided on a second surface of the substrate. The second electrically conductive layer is provided to allow a predetermined voltage to the semiconductor stacked body in each of a plurality of the light emitting regions. The through wiring line is provided to electrically couple the first electrically conductive layer and the second electrically conductive layer.
A light emitting apparatus according to an embodiment of the present disclosure includes a light emitting device that is flip-chip mounted on a mounting substrate. The light emitting apparatus includes the light emitting device according to the embodiment of the present disclosure described above as the light emitting device.
In the light emitting device according to the embodiment of the present disclosure and the light emitting apparatus according to the embodiment, the second electrically conductive layer is provided on the second surface of the substrate and the second electrically conductive layer is coupled to the first electrically conductive layer via the through wiring line. The predetermined voltage is applied from the second electrically conductive layer to the semiconductor stacked body in each of a plurality of the light emitting regions.
The following describes an embodiment of the present disclosure in detail with reference to the drawings. It is to be noted that description is given in the following order.
1. Embodiment (Example in which a second electrically conductive layer is provided on a back surface of a substrate)
Two second recesses 17 are formed on both sides of the first recess forming region R15 of the semiconductor stacked body ST, for example, by performing etching from the second light reflecting layer 14 to a portion of the buffer layer 11. The region of a portion of the bottom surface of each of the second recesses 17 has a through opening 18A formed in the buffer layer 11 and the substrate 10. An insulating film 22 is formed on the front surface of the semiconductor stacked body ST other than the front surfaces of the semiconductor stacked body ST in the respective mesa regions M1, M2, and M3, the bottom surfaces of the second recesses 17, and the inner wall surfaces of the through openings 18A. A through wiring line 19 is formed inside each of the through openings 18A. A bottom surface electrically conductive layer 20 is formed on the bottom surface of each of the second recesses 17 to be coupled to the through wiring line 19. The through wiring line 19 corresponds to a specific example of a “through wiring line” of the present disclosure. An electrode pad 23 is formed from the bottom surface of the second recess 17 to the side wall surface of the second recess 17 and the front surface of the semiconductor stacked body ST to be coupled to the bottom surface electrically conductive layer 20. The electrode pad 23 is a specific example of a “first electrically conductive layer” of the present disclosure. An n electrode 24 is formed on a second surface 10B of the substrate 10. The n electrode 24 is a specific example of a “second electrically conductive layer” of the present disclosure. The n electrode 24 is provided to allow a predetermined voltage to be applied to the semiconductor stacked body ST in each of the light emitting regions L1, L2, and L3. The n electrode 24 is provided with an opening 24A in association with each of the light emitting regions L1, L2, and L3. It is possible to guide the laser beams LT1, LT2, and LT3 (described below) emitted from the light emitting regions L1, L2, and L3 to the outside from the openings 24A. A p electrode 21 is formed on the front surface of the semiconductor stacked body ST in each of the mesa regions M1, M2, and M3.
In the semiconductor laser 1 illustrated in each of
The substrate 10 includes, for example, a gallium arsenide (GaAs) substrate. The substrate 10 sometimes includes indium phosphorus (InP), gallium nitride (GaN), silicon (Si), silicon carbide (SiC), or the like through a bonding process or the like of the material system of the light emitting device and a heterogeneous substrate.
The buffer layer 11 includes, for example, GaAs or the like. The buffer layer 11 is provided as a contact layer that electrically couples the substrate 10 and the first light reflecting layer 12.
The first light reflecting layer 12 is a DBR (Distributed Bragg Reflector) layer disposed between the buffer layer 11 and the active layer 13. The first light reflecting layer 12 is opposed to the second light reflecting layer 14 with the active layer 13 and the current confining layer 16 interposed in between. The first light reflecting layer 12 is configured to resonate the light generated in the active layer 13 between the first light reflecting layer 12 and the second light reflecting layer 14.
The first light reflecting layer 12 has a stacked structure in which low refractive index layers and high refractive index layers are alternately stacked on each other. A low refractive index layer is n-type AlX1Ga(1-X1)As (0<X1<1) having an optical film thickness of λ/4. λ represents the oscillating wavelength of the laser beam emitted from each of the light emitting regions L1, L2, L3, L4, L5, and L6. A high refractive index layer is n-type AlX2Ga(1-X2)As (0<X2<1) having an optical film thickness of λ/4.
The active layer 13 is provided between the first light reflecting layer 12 and the second light reflecting layer 14. The active layer 13 includes, for example, an aluminum-gallium-arsenide (AlGaAs) based semiconductor material. This active layer 13 receives a hole (hole) injected from the p electrode 21 via the current injection region 16A and generates induced emission light. For example, undoped AlX3Ga(1-X3)As (0<X3<1) is usable for the active layer 13. The active layer 13 may have a multi quantum well (MQW: Multi Quantum Well) structure of GaAs and AlGaAs, for example. The active layer 13 may have a multi quantum well structure of indium gallium arsenide (InGaAs) and AlGaAs.
The current confining region 16B is formed to have an annular shape with a predetermined width in the current confining layer 16 from the outer periphery side of the columnar shape of each of the mesa regions M1, M2, M3, M4, M5, and M6 to the inner side. The inner portion of the current confining region 16B as viewed from the outer periphery side of the columnar shape is the current injection region 16A. It is possible to form the current confining region 16B, for example, by performing an oxidization process on the current confining layer 16 from the outer periphery side of the columnar shape of each of the mesa regions M1, M2, M3, M4, M5, and M6. The current confining layer 16 is formed by using, for example, p-type AlX4Ga(1-X4)As (0.9<X4<1). The current confining region 16B is formed by oxidizing the current confining layer 16 and includes, for example, aluminum oxide (AlOX). The current injection region 16A is a portion that has not been oxidized inside the current confining region 16B. The provision of a current confining structure confines electric currents injected into the active layer 13 from the p electrode 21 and increases the current injection efficiency. The radius of a substantially circular current injection region 16A is, for example, 1 μm to 20 μm.
The second light reflecting layer 14 is a DBR layer disposed between the current confining layer 16 and the insulating film 22. The second light reflecting layer 14 is opposed to the first light reflecting layer 12 with the current confining layer 16 and the active layer 13 interposed in between.
The second light reflecting layer 14 has a stacked structure in which low refractive index layers and high refractive index layers are alternately stacked on each other. A low refractive index layer is n-type AlX5Ga(1-X5)As (0<X5<1) having an optical film thickness of λ/4. A high refractive index layer is n-type AlX6Ga(1-X6)As (0<X6<1) having an optical film thickness of λ/4.
The insulating film 22 is formed by using, for example, an insulator such as silicon nitride (SiN) or silicon oxide (SiO2).
The through wiring line 19 is formed by using, for example, a metal such as gold (Au), copper (Cu), or nickel (Ni). The bottom surface electrically conductive layer 20 is formed by using, for example, a multilayered film of metals such as gold germanium (AuGe)/nickel/gold. The electrode pad 23 is formed by using, for example, a multilayered film of metals such as titanium (Ti)/gold.
The p electrode 21 is formed by using, for example, a single layer film or a multilayered film of metals such as gold, germanium (Ge), silver (Ag), palladium (Pd), platinum (Pt), nickel, titanium, vanadium (V), tungsten (W), chromium (Cr), aluminum (Al), copper, zinc (Zn), tin (Sn), and indium (In). For example, a multilayered film of titanium/platinum/gold is used.
The n electrode 24 is formed by using, for example, a single layer film or a multilayered film of metals similar to those of the p electrode 21. Alternatively, the n electrode 24 may be formed by using a transparent electrode such as ITO (Indium-Tin-Oxide or tin-doped indium oxide), zinc oxide, tin oxide, and titanium oxide. It is possible to include a material and form a pattern for the n electrode 24 in consideration of even thermal conductivity. It is possible to increase the heat dissipation of the substrate 10.
In a case where predetermined voltages are applied to the p electrode 21 and the electrode pad 23 in the semiconductor laser 1, voltages are applied to the semiconductor stacked body ST in each of the mesa regions M1, M2, and M3 from the p electrode 21 and the n electrode 24 because the electrode pad 23 is coupled to the n electrode 24 via the bottom surface electrically conductive layer 20 and the through wiring line 19. This injects an electron from the n electrode 24 and injects a hole from the p electrode 21 in each of the light emitting regions L1, L2, and L3. Light generated by recombining an electron and a hole is resonated and amplified between a pair of DBR layers (the first light reflecting layer 12 and the second light reflecting layer 14) and the laser beams LT1, LT2, and LT3 are emitted from the substrate 10 side through the openings 24A. Although omitted in
In a case where the n electrode 24 is not provided, but an attempt is made to apply a voltage to each of the light emitting regions L1, L2, and L3 through the substrate 10, the electrical resistance of the substrate 10 (the voltage drop in a case where the current flows through the substrate 10) sometimes varies the voltages that are applied to the respective light emitting regions L1, L2, and L3. The same applies even in the presence of the light emitting regions L1, L2, and L3 that are different in distance from the n electrode 24. The electrical resistance of the substrate 10 (the voltage drop in a case where the current flows through the substrate 10) sometimes varies the voltages that are applied to the respective light emitting regions L1, L2, and L3. In the semiconductor laser 1, the n electrode 24 is provided to allow a predetermined voltage to be applied to each of the light emitting regions L1, L2, and L3. This makes it possible to uniformly apply voltages from the n electrode 24 to the respective light emitting regions L1, L2, and L3 in the semiconductor laser 1 regardless of the position of each of the light emitting regions L1, L2, and L3.
In the semiconductor laser 1 included in the light emitting apparatus 3, the p electrode 21 is individually provided in each of the light emitting regions L1, L2, and L3. The p electrode 21 is individually coupled to the first electrode 51 of the mounting substrate 2. This makes it possible to selectively apply voltages from the p electrode 21 to the light emitting regions L1, L2, and L3 for each of the light emitting regions L1, L2, and L3. In other words, it is possible to performs driving to individually emit the laser beams LT1, LT2, and LT3 from the selected light emitting regions L1, L2, and L3 of the plurality of light emitting regions L1, L2, and L3.
The configuration has been described in which the laser beams LT1, LT2, and LT3 are emitted through the openings 24A in the semiconductor laser 1, but the present technology is not limited thereto. For example, in a case where the n electrode 24 is formed by using, a transparent electrode such as ITO and has transparency to the laser beams LT1, LT2, and LT3, the laser beams LT1, LT2, and LT3 are not blocked by the n electrode 24. This eliminates the necessity to provide the openings 24A. In addition, the emission directions of the laser beams LT1, LT2, and LT3 do not have to be the substrate 10 side. In a case where the laser beams LT1, LT2, and LT3 are emitted from the semiconductor stacked body ST side, members such as a wiring line and an electrode each having a light-shielding property are disposed at positions at which the members do not prevent the laser beams LT1, LT2, and LT3 from being emitted.
The semiconductor laser 1 has a configuration in which the number of electrode pads 23 is smaller than the number of p electrodes 21. The p electrode 21 is provided in each of the light emitting regions L1, L2, and L3 as described above and the number of p electrodes 21 thus corresponds to the number of light emitting regions L1, L2, and L3. The electrode pad 23 is provided to be coupled to the n electrode 24 that is an electrode common to the plurality of light emitting regions L1, L2, and L3. The two electrode pads 23 are provided in the semiconductor laser 1. It is sufficient if the number of electrode pads 23 is at least one and it is possible to include a smaller number of electrode pads 23 than the number of p electrodes 21. A smaller number of electrode pads 23 are preferable because a smaller number of electrode pads 23 simplify the configuration of the semiconductor laser 1 more and facilitate the manufacturing.
Next, a method of manufacturing the semiconductor laser 1 is described with reference to
First, as illustrated in
Next, as illustrated in
Subsequently, as illustrated in
Subsequently, as illustrated in
Subsequently, as illustrated in
Subsequently, as illustrated in
Next, as illustrated in
Subsequently, as illustrated in
Subsequently, the operation of the semiconductor laser 1 according to the present embodiment is described with reference to
In the semiconductor laser 1 according to the present embodiment, the n electrode 24 is provided to allow a predetermined voltage to be applied to the second surface of the substrate 10 in each of the light emitting regions L1, L2, and L3. The electrode pad 23 is coupled to the n electrode 24 via the through wiring line 19. It is possible to apply a voltage to the n electrode 24 from the electrode pad 23 provided on the second surface 10B of the substrate 10.
As described above, in the semiconductor laser 1 according to the present embodiment, the n electrode 24 is provided to allow a predetermined voltage to be applied to the second surface of the substrate 10 in each of the light emitting regions L1, L2, and L3. The application of a voltage to the n electrode 24 makes it possible to uniformly apply voltages to the light emitting regions L1, L2, and L3 regardless of the position of each of the light emitting regions L1, L2, and L3.
The semiconductor laser 1 is provided with the p electrode 21 and the electrode pad 23 on the same surface (second surface 10B) as that of the substrate 10 and it is thus possible to flip-chip mount the semiconductor laser 1.
The semiconductor laser 1 is individually provided with the p electrode 21 for each of the light emitting regions L1, L2, and L3. This makes it possible to perform driving to individually emit the laser beams LT1, LT2, and LT3 from the selected light emitting regions L1, L2, and L3 of the light emitting regions L1, L2, and L3.
It is possible for the semiconductor laser 1 to include a material and form a pattern for the n electrode 24 in consideration of even thermal conductivity. It is possible to increase the heat dissipation of the substrate 10.
As described above, it is possible to make light emission characteristics for laser beams between the light emitting regions L1, L2, and L3.
Although the above has given description with reference to the embodiment, the present technology is not limited to the embodiment described above. The present technology may be modified in a variety of ways.
The semiconductor laser including six VCSELs has been described in the embodiment described above, but this is not limitative. It is also possible to apply this, for example, to a semiconductor laser in which several tens of VCSELs to several thousands of VCSELs are integrated instead. The distance between the light emitting region of each laser and the n electrode sometimes varies more as a larger number of lasers are integrated. The present technology, however, makes it possible to apply a voltage to the light emitting region of each laser with a voltage difference suppressed to be small.
The present technology is applicable to a variety of electronic apparatuses including a semiconductor laser. For example, the present technology is applicable to a light source included in a portable electronic apparatus such as a smartphone, a light source of each of a variety of sensing apparatuses that each sense a shape, an operation, and the like, or the like.
It is to be noted that the effects described herein are merely illustrative and non-limiting. In addition, other effects may be provided.
It is to be noted that the present technology may be configured as below. The present technology having the following configurations makes it possible to uniformly apply voltages to a semiconductor stacked body in a plurality of light emitting regions. This makes it possible to obtain uniform light emission characteristics between the plurality of light emitting regions.
A light emitting device including:
a substrate having a first surface and a second surface that are opposed to each other;
a semiconductor stacked body that is provided on the first surface of the substrate, the semiconductor stacked body having a plurality of light emitting regions each of which allows a laser beam to be emitted;
a first electrically conductive layer that is provided on a front surface of the semiconductor stacked body, the front surface being opposite to the substrate;
a second electrically conductive layer that is provided on the second surface of the substrate, the second electrically conductive layer being provided to allow a predetermined voltage to be applied to the semiconductor stacked body in each of a plurality of the light emitting regions; and
a through wiring line that electrically couples the first electrically conductive layer and the second electrically conductive layer.
The light emitting device according to (1), in which the semiconductor stacked body has a first light reflecting layer, an active layer, and a second light reflecting layer stacked in order from the substrate side.
The light emitting device according to (2), in which the semiconductor stacked body further includes a current confining layer between the active layer and the second light reflecting layer, the current confining layer having a current injection region.
The light emitting device according to any of (1) to (3), in which the semiconductor stacked body has a plurality of mesa regions each including a plurality of the light emitting regions.
The light emitting device according to any of (1) to (4), further including a plurality of electrodes that is provided on the front surface of the semiconductor stacked body, the front surface being opposite to the substrate, the plurality of electrodes being provided to allow predetermined voltages to be applied to the semiconductor stacked body in a plurality of the respective light emitting regions.
The light emitting device according to (5), in which a number of the first electrically conductive layers is smaller than a number of the electrodes.
The light emitting device according to any of (1) to (6), in which each of a plurality of the light emitting regions emits the laser beam from the substrate side.
The light emitting device according to (7), in which the second electrically conductive layer has a plurality of openings that is provided in association with a plurality of the light emitting regions, the plurality of openings each guiding the laser beam.
The light emitting device according to (7), in which the second electrically conductive layer includes an electrically conductive layer that has transparency to the laser beam.
The light emitting device according to any of (1) to (9), in which the light emitting device is flip-chip mounted on a mounting substrate from a side on which the first electrically conductive layer is provided.
A light emitting apparatus including
a light emitting device that is flip-chip mounted on a mounting substrate, in which
the light emitting device includes
The present application claims the priority on the basis of Japanese Patent Application No. 2018-216958 filed on Nov. 20, 2018 with Japan Patent Office, the entire contents of which are incorporated in the present application by reference.
It should be understood by those skilled in the art that various modifications, combinations, sub-combinations, and alterations may occur depending on design requirements and other factors insofar as they are within the scope of the appended claims or the equivalents thereof.
Number | Date | Country | Kind |
---|---|---|---|
2018-216958 | Nov 2018 | JP | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/JP2019/043223 | 11/5/2019 | WO | 00 |