Claims
- 1. A semiconductor light emitting device comprising:a semiconductor substrate, an active layer, and a cladding layer for confining carriers and light emissions, wherein said active layer includes a III-V semiconductor alloy containing at least Al as one group-III element and both N and As as group-V elements, and said active layer is surrounded by a structure either having no Al content or same Al content or Al content less than that in said active layer.
- 2. A semiconductor light emitting device comprising:a semiconductor substrate, an active layer, and a cladding layer for confining carriers and light emissions, wherein said active layer includes a III-V semiconductor alloy containing at least Al as one group-III element and both N and As as group-V elements, and said active layer is formed by metal organic chemical vapor deposition (MOCVD) using organometallic compounds selected from the group consisting of trimethylaluminum and triethylaluminum, as the Al source.
- 3. A semiconductor light emitting device comprising:a semiconductor substrate, an active region comprising a strained quantum well layer, and a cladding layer for confining carriers and light emissions, wherein an amount of lattice strains in said quantum well layer is in excess of 2% against either said semiconductor substrate or said cladding layer, and said strained quantum well layer includes at least Ga, In, N and As.
- 4. A semiconductor light emitting device comprising:a semiconductor substrate, an active region comprising a strained quantum well layer, and a cladding layer for confining carriers and light emissions, wherein an amount of lattice strains in said quantum well layer is in excess of 2% against either said semiconductor substrate or said cladding layer, said semiconductor substrate is composed of InP, and said strained quantum well layer is composed of a material selected from the group consisting of GaTnAs, GaInPAs, InPAs and TnNPAs.
- 5. A semiconductor light emitting device comprising:a semiconductor substrate, an active region comprising a strained quantum well layer, and a cladding layer for confining carriers and light emissions, wherein a thickness of said quantum well layer is in excess of critical thickness calculated by a relationship of Matthews and Blakeslee, and said strained quantum well layer includes at least Ga, In, N and As.
- 6. A semiconductor light emitting device comprising:a semiconductor substrate, an active region comprising a strained quantum well layer, and a cladding layer for confining carriers and light emissions, wherein a thickness of said quantum well layer is in excess of critical thickness calculated by a relationship of Matthews and Blakeslee, and said semiconductor substrate is composed of InP, and said strained quantum well layer is composed of a material selected from the group consisting of GaInAs, GaInPAs, InPAs and InNPAs.
- 7. A semiconductor light emitting device comprising:a semiconductor substrate, and an active region comprising a strained quantum well layer, wherein the amount of lattice strains in said quantum well layer is in excess of 2% against said semiconductor substrate.
- 8. The semiconductor light emitting device according to claim 7, wherein the thickness of said quantum well layer is in excess of the critical thickness calculated by the relationship of Matthews and Blakeslee.
- 9. The semiconductor light emitting device according to claim 7, wherein said semiconductor substrate is composed of GaAs.
- 10. The semiconductor light emitting device according to claim 7, wherein said strained quantum well layer is composed of GaxIn1-xNyAs1-y (0≦x≦1,0≦y<1).
- 11. The semiconductor light emitting device according to claim 10, wherein said at least one strained quantum well layer composed of GaxIn1-xNyAs1-y (0≦x≦1,0≦y<1) is characterized to have a photoluminescence peak wavelength. of at least 1.12 micron for GaInAs (y=0).
- 12. The semiconductor light emitting device according to claim 10, wherein the In content in said strained quantum well layer is at least 30% of group-III elements included therein.
- 13. The semiconductor light emitting device according to claim 10, wherein the N content in said strained quantum well layer is from 0% to 1% of group-V elements included therein.
- 14. The semiconductor light emitting device according to claim 7, wherein the plane orientation of said semiconductor substrate is in the (100) direction with the allowable deviation of at most 5°.
- 15. The semiconductor light emitting device according to claim 7, wherein said strained quantum well layer includes at least Ga, In, N and As.
- 16. The semiconductor light emitting device according to claim 7, wherein said strained quantum well layer is composed of a material selected from the group consisting of GaInAs, GaInPAs, InPAs and InNPAs.
- 17. A semiconductor light emitting device comprising:a semiconductor substrate, and an active region comprising a strained quantum well layer, wherein the thickness of said quantum well layer is in excess of the critical thickness calculated by the relationship of Matthews and Blakeslee.
- 18. The semiconductor light emitting device according to claim 17, wherein the amount of lattice strains in said quantum well layer is in excess of 2% against either said semiconductor substrate or said cladding layer.
- 19. The semiconductor light emitting device according to claim 17, wherein said semiconductor substrate is composed of GaAs.
- 20. The semiconductor light emitting device according to claim 17, wherein said at least one strained quantum well layer is composed of GaxIn1-xNyAs1-y (0≦x≦1,0≦y<1).
- 21. The semiconductor light emitting device according to claim 20, wherein said at least one strained quantum well layer composed of GaxIn1-xNyAs1-y (0≦x≦1,0≦y<1) is characterized to have a photoluminescence peak wavelength of at least 1.12 micron for GaInAs (y=0).
- 22. The semiconductor light emitting device according to claim 20, wherein the In content in said at least one strained quantum well layer is at least 30% of group-III elements included therein.
- 23. The semiconductor light emitting device according to claim 20 wherein the N content in said at least one strained quantum well layer is from 0%, to 1% of group-V elements included therein.
- 24. The semiconductor light emitting device according to claim 17, wherein the plane orientation of said semiconductor substrate is in the (100) direction with the allowable deviation of at most 5°.
- 25. The semiconductor light emitting device according to claim 17, wherein said strained quantum well layer includes at least Ga, In, N and As.
- 26. The semiconductor light emitting device according to claim 17, wherein said strained quantum well layer is composed of a material selected from the group consisting of GaInAs, GaInPAs, InPAs and InNPAs.
- 27. A semiconductor light emitting device comprisinga semiconductor substrate, an active region comprising a strained quantum well layer, and a cladding layer for confining carriers and light emissions, wherein an amount of lattice strains in said quantum well layer is in excess of 2% against either said semiconductor substrate or said cladding layer, and said cladding layer is formed at temperatures of at most 780° C. following a formation of said active region.
- 28. A semiconductor device comprising:a semiconductor substrate; and an active region comprising a strained quantum well layer, wherein the amount of lattice strains in said quantum well layer is in excess of 2% against said semiconductor substrate.
- 29. The semiconductor device according to claim 28, wherein the thickness of said quantum well layer is in excess of the critical thickness calculated by the relationship of Matthews and Blakeslee.
- 30. The semiconductor device according to claim 28, wherein said semiconductor substrate is composed of GaAs.
- 31. The semiconductor device according to claim 28, wherein said strained quantum well layer is composed of GaxIn1-xNyAs1-y (0<x<1,0<y<1).
- 32. The semiconductor device according to claim 31, wherein said at least one strained quantum well layer composed of GaxIn1-xNyAs1-y (0<x<1,0<y<1) is characterized to have a photoluminescence peak wavelength, of at least 1.12 micron for GaInAs (y=0).
- 33. The semiconductor device according to claim 31, wherein the In content in said strained quantum well layer is at least 30% of group-III elements included therein.
- 34. The semiconductor device according to claim 31, wherein the N content in said strained quantum well layer is from 0% to 1% of group-V elements included therein.
- 35. The semiconductor device according to claim 28, wherein the plane orientation of said semiconductor substrate is in the (100) direction with the allowable deviation of at most 5°.
- 36. The semiconductor device according to claim 28, wherein said strained quantum well layer includes at least Ga, In, N and As.
- 37. The semiconductor device according to claim 28, wherein said strained quantum well layer is composed of a material selected from the group consisting of GaInAs, GaInPAs, InPAs and InNPAs.
- 38. A semiconductor device comprising:a semiconductor substrate; and an active region comprising a strained quantum well layer, wherein the thickness of said quantum well layer is in excess of the critical thickness calculated by the relationship of Matthews and Blakeslee.
- 39. The semiconductor device according to claim 38, wherein the amount of lattice strains in said quantum well layer is in excess of 2% against said semiconductor substrate.
- 40. The semiconductor device according to claim 38, wherein said semiconductor substrate is composed of GaAs.
- 41. The semiconductor device according to claim 38, wherein said at least one strained quantum well layer is composed of GaxIn1-xNyAs1-y (0<x<1,0<y<1).
- 42. The semiconductor device according to claim 41, wherein said at least one strained quantum well layer composed of GaxIn1-xNyAs1-y (0<x<1,0<y<1) is characterized to have a photoluminescence peak wavelength of at least 1.12 micron for GaInAs (y=0).
- 43. The semiconductor device according to claim 41, wherein the In content in said at least one strained quantum well layer is at least 30% of group-III elements included therein.
- 44. The semiconductor device according to claim 41, wherein the N content in said at least one strained quantum well layer is from 0%, to 1% of group-V elements included therein.
- 45. The semiconductor device according to claim 38, wherein the plane orientation of said semiconductor substrate is in the (100) direction with the allowable deviation of at most 5°.
- 46. The semiconductor device according to claim 38, wherein said strained quantum well layer includes at least Ga, In, N and As.
- 47. The semiconductor device according to claim 38, wherein said strained quantum well layer is composed of a material selected from the group consisting of GaInAs, GaInPAs, InPAs and InNPAs.
Priority Claims (4)
Number |
Date |
Country |
Kind |
10-249185 |
Aug 1998 |
JP |
|
10-286056 |
Sep 1998 |
JP |
|
10-333451 |
Nov 1998 |
JP |
|
11-073497 |
Mar 1999 |
JP |
|
CONTINUING DATA
This is a continuation-in-part of application Ser. No. 09/376,018 filed Aug. 19, 1999 now U.S. Pat. No. 6,207,973, the entire contents of which are herein incorporated by reference.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5036022 |
Kuech et al. |
Jul 1991 |
A |
5253264 |
Suzuki et al. |
Oct 1993 |
A |
6207973 |
Sato et al. |
Mar 2001 |
B1 |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/376018 |
Aug 1999 |
US |
Child |
09/735226 |
|
US |