The present invention relates to a lighting device for lighting a solid-state light source, such as an LED (Light Emitting Diode), and to an illumination apparatus using the lighting device.
As a prior art, Japanese Patent Application Publication No. 2006-511078 (JP2006-511078A) discloses a power supply assembly for an LED illumination module that performs dimming control on an LED by combining low-frequency PWM (Pulse Width Modulation) control with a high-frequency PWM control. This device includes a switch mode converter for supplying a constant current to the LED illumination module, and a dual PWM signal composed of low frequency bursts of high frequency pulses is provided to the control switch of the switch mode converter. By varying the average current flowing through the LED illumination module as the low-frequency component of the dual PWM signal is varied, the intensity of a light outputted from the LED illumination module is changed.
In a technique disclosed in JP2006-511078A, the switch mode converter disposed between a DC power source and the LED illumination module is operated in continuous mode (see
Meanwhile, when the switch mode converter disposed between the DC power source and the LED illumination module is operated in zero-crossing mode having high efficiency, a high oscillation frequency changes by a pulse width control in the high-frequency PWM control, as shown in
For example, if the frequency for the low-frequency PWM control is set to be higher according to the case where the peak current is low, the number of ON pulses of the high-frequency, included in a burst ON period when the peak current is high, is reduced, and the resolution of dimming is deteriorated.
In contrast, if the frequency for the low-frequency PWM control is set to be lower according to the case where the peak current is high, there is a problem in that a current idle period is unnecessarily lengthened when the peak current is low, and thus flickering is visible.
In view of the above, the present invention provides a lighting device for lighting a solid-state light source, the lighting device appropriately controlling switching frequency, thus reducing flickering occurring in a low luminance level while ensuring the resolution of burst dimming in a high luminance level.
In accordance with an aspect of the present invention, there is provided a lighting device for lighting a solid-state light source including: a DC power circuit unit for converting a power of an input DC power source using a switching element and flowing a current through a solid-state light source; and a control unit for performing a first switching control in which the switching element is turned on/off at a first high frequency, and a second switching control in which an ON/OFF operation of the switching element is intermittently stopped at a second frequency which is lower than the first frequency of the first switching control.
When the current flowing through the solid-state light source is changed, the second frequency is varied.
When the first frequency becomes higher, the control unit may raise the second frequency.
When the current flowing through the solid-state light source is less than a predetermined value, the control unit may control the first frequency to be almost constant.
When the current flowing through the solid-state light source is less than a predetermined value, the control unit may control an ON-time period of the switching element in the first switching control to be almost constant.
When the current flowing through the solid-state light source is less than a predetermined value, the control unit may raise the second frequency as the first frequency becomes higher, whereas when the current flowing through the solid-state light source is equal to or greater than the predetermined value, the control unit may control the second frequency to be almost constant.
The DC power circuit unit is preferably configured such that an inductor is connected in series to the switching element and the current flows through the solid-state light source by using a charging current and a discharging current of the inductor, and the switching element is controlled by the first switching control so that the current of the inductor is in a zero-crossing operation or in a discontinuous operation close to the zero-crossing operation.
The DC power circuit unit may have capacitive impedance connected in parallel to the solid-state light source and the second frequency is preferably set such that the current flowing through the solid-state light source forms a continuous waveform.
Herein, said forming continuous waveform includes a case in which a current variation rate defined by (maximum current−minimum current)÷average current is equal to or less than a specific value (e.g., equal to or less than 1).
The lighting device may further include a capacitor for smoothing a control signal of the second frequency, wherein the first frequency is set based on a voltage of the capacitor.
In accordance with another aspect of the present invention, there is provided an illumination apparatus including the lighting device described above.
In accordance with the present invention, since changing the current flowing through the solid-state light source causes the frequency of the second switching control to vary, the flickering of light is not visible even if the current flowing through the solid-state light source is small. Further, a situation in which the number of high-frequency pulses that are controllable by the second switching control is excessively reduced can be avoided, and thus the resolution of dimming can be ensured.
The objects and features of the present invention will become apparent from the following description of embodiments, given in conjunction with the accompanying drawings, in which:
Hereinafter, embodiments in accordance with the present invention will be described with reference to the accompanying drawings which form a part hereof.
The configuration of the buck chopper circuit is well known, and is configured such that a series circuit of the inductor L1, the switching element Q1 and the current detection unit 4 is connected between the anode and the cathode of the input DC power source Vdc via the solid-state light source 3, and the recovery diode D1 is connected in parallel to a series circuit of the solid-state light source 3 and the inductor L1 to form a closed circuit.
The operation of the buck chopper circuit is also well known, and is configured such that when the switching element Q1 is turned on, a gradually increasing current flows along a path of the anode of the input DC power source Vdc→the solid-state light source 3→the inductor L1→the switching element Q1→the current detection unit 4→the cathode of the input DC power source Vdc, and then an energy is stored in the inductor L1. When the switching element Q1 is turned off, a gradually decreasing current flows along a path of the inductor L1→the recovery diode D1→the solid-state light source 3→the inductor L1, due to a voltage induced in the inductor L1, and then the energy in the inductor L1 is discharged.
An operation in which the switching element Q1 is turned on before the discharging of the energy from the inductor L1 is completed is called a continuous mode, an operation in which the switching element Q1 is turned on in timing at which the discharging of the energy from the inductor L1 is completed is called a critical mode, and an operation in which the switching element Q1 is turned on after passing through an idle period from the completion of the discharging of the energy from the inductor L1 is called a discontinuous mode. The present invention may use any of the above modes, but the mode having higher power conversion efficiency is the critical mode. The critical mode is occasionally called a zero-crossing mode or a boundary mode.
The switching element Q1 is turned on or off at a high frequency by the current control unit 2 including a first switching control unit 2a and a second switching control unit 2b. When the switching element Q1 is in an ON state, the gradually increasing current that flows through the switching element Q1 is detected by the current detection unit 4. The current value detected by the current detection unit 4 (current detection value) is compared with a predetermined threshold value set by the current control unit 2. When the current detection value reaches the predetermined threshold value, the switching element Q1 is turned off. Accordingly, the peak value of the current flowing through the switching element Q1 is set to the predetermined threshold value.
Time periods t1, t2, and t3 shown in
In
A burst-ON operation is repeated at a predetermined frequency (for example, several hundred Hz to several kHz). The frequency of the repetition is set to be lower than the high frequency ON/OFF operations (several tens of kHz) of the switching element Q1 in the DC power circuit unit 1. T1, T2, and T3 in
The current control unit 2 reads the dimming signal provided from the dimmer 5, and sets the peak values Ip1 to Ip3 of the current flowing through the switching element Q1 while setting the burst-ON periods t1 to t3 in which the high-frequency ON/OFF operations of the switching element Q1 are permitted, as shown in
For example, when a dimming ratio is high (bright), the peak value Ip1 of the current flowing through the switching element Q1 is set to be high while the a ratio of the burst-ON period (t1/T1) are set to be large, as shown in
Further, when the peak current Ip3 is low, as shown in
Furthermore, as shown in
A relationship between the frequency of burst ON operation and the dimming signal provided from the dimmer 5 is illustrated in
In all of control examples shown in (b) to (e) of
In the control example in (b) of
In the control example in (c) of
In the control examples in (d) and (e) of
In the control example in (d) of
In the control example in (e) of
Moreover, the input DC power Vdc may be a DC voltage obtained by rectifying and smoothing a commercial AC power. The lighting device in accordance with the embodiment of the present invention may be applied to an illumination apparatus having a dimming function for home use or office use.
Hereinafter, a control in which the switching element Q1 is on/off controlled with a high frequency is referred to as a “first switching control” and a control in which the switching element Q1 is intermittently stopped with a low frequency is referred to as a “second switching control”
For example, when the burst ON/OFF control signal is at a high level, the operation of the ON-time timer 22 is permitted, whereas when the burst ON/OFF control signal is at a low level, the operation of the ON-time timer 22 is prohibited and the switching element Q1 is maintained in an OFF state.
When the burst ON/OFF control signal is at a high level, if the ON-time timer 22 receives an ON trigger from the idle time timer 23, it outputs a pulse voltage having a time period corresponding to a command voltage of an ON-time set terminal. This switching element Q1 is turned on or off in response to the pulse voltage.
When the switching element Q1 is turned on by the ON-time timer 22, a gradually increasing current IQ1 flows along a path of the anode of the input DC power source Vdc→the solid-state light source 3→the inductor L1→the switching element Q1→the cathode of the input DC power source Vdc, and then an energy is stored in the inductor L1. If a predetermined ON time has elapsed, and the switching element Q1 has been turned off, a gradually decreasing current ID1 flows along a path of the inductor L1→the diode D1→the solid-state light source 3→the inductor L1, and the energy stored in the inductor L1 is discharged.
While the energy of the inductor L1 is being continuously discharged, a flyback voltage is induced in the secondary coil n2 of the inductor L1. If the charging of the energy from the inductor L1 has been completed, the flyback voltage of the secondary coil n2 disappears. Accordingly, zero-crossing in the current flowing through the inductor L1 is detected. Then, the idle time timer 23 starts to perform a counting operation. If the counting operation for a predetermined idle time is completed, an ON trigger is assigned to the ON-time timer 22.
Accordingly, as shown in
In order to fix the ON-time period of the switching element Q1, it is preferable to fix a command voltage for ON time setting, which is applied from the dimming control circuit 21 to the ON-time timer 22. Thereafter, as the dimming signal from the dimmer increases, the idle time of the idle time timer 23 gradually increases from zero. Accordingly, since the oscillation cycle, as shown in
Further, with respect to operations performed until the dimming ratio (current) shown in (a) of
As shown in
With respect to operations performed until the dimming ratio (current) shown in (a) of
When the dimming ratio shown in (a) of
Thereafter, as clearly seen from
As shown in
Operations, in which the dimming ratio shown in (a) of
When the dimming ratio shown in (a) of
Accordingly, when the dimming ratio shown in (a) of
Further, when the regeneration time becomes shorter than the shortest OFF time, an idle time occurs, as clearly seen from
As this type of IC for power factor correction, L6562, which is manufactured by STMicroelectronics (STME), is conventionally well known. However, in the present embodiment, L6564 manufactured by STME is employed as the IC capable of selecting whether to perform Power Factor Correction (PFC) in response to an external signal so that the burst ON periods t1 to t3 of the switching element Q1 can be set in response to the external signal, as shown in
L6564 is an IC in which a PFC-OK terminal (pin 6) and a VFF terminal (pin 5) are added to the existing 8-pin L6562, and the arrangement of the remaining pins corresponds to that of the pins of L6562.
Hereinafter, the circuit configuration of
Pin 10 is a power terminal and is connected to a control supply voltage Vcc. Pin 8 is a ground terminal and is connected to the cathode (circuit ground) of the input DC power source Vdc.
Pin 9 is a gate drive terminal and is connected to the gate electrode of the switching element Q1 implemented as a MOSFET (Metal Oxide Semiconductor Field Effect Transistor).
Pin 7 is a zero-crossing detection terminal, and is connected to one end of the secondary coil n2 of the inductor L1 via a resistor R2. The other end of the secondary coil n2 is grounded.
Pin 6 is a PFC-OK terminal added compared to L6562. When the voltage of this pin falls below 0.23 V, the IC is shut down. In order to restart the IC, this pin 6 must be set to a value higher than 0.27 V. Accordingly, pin 6 may be used as remote ON/OFF control input.
Pin 5 is a feed-forward terminal, and this is not used in the present embodiment and is then connected to the circuit ground via a resistor R3.
Pin 4 is a current detection terminal and receives a voltage of a current detection resistor R1, disposed between the source electrode of the switching element Q1 implemented as a MOSFET and the circuit ground, via a resistor R4. Further, this terminal receives a bias voltage for dimming via a resistor R9.
Pin 3 is an input of a multiplier included in the IC and is set as a predetermined voltage obtained by dividing the control supply voltage Vcc by resistors R6 and R7.
Pin 1 is an inverting input terminal of an error amplifier included in the IC and pin 2 is the output terminal of the error amplifier. As a feedback impedance of the error amplifier, a parallel circuit of a resistor R8 and a capacitor C3 is connected between pins 1 and 2. Further, a negative feedback voltage signal obtained by dividing a voltage of a capacitor C2 by resistors R10 and R11 is inputted to pin 1. A voltage induced in the secondary coil n2 of the inductor L1 is charged in the capacitor C2 via a resistor R12 and a diode D2. When the voltage of the capacitor C2 increases, a period of an ON pulse at the switching element Q1 is controlled to be narrowed.
In the case where the switching element Q1 is in an ON state, if a current flowing through the current detection resistor R1 increases, a voltage detected at pin 4 increases. When the voltage at pin 4 reaches a predetermined threshold value, the switching element Q1 is turned off. Thereafter, during a period in which the energy of the inductor L1 is discharged via the diode D1, a voltage is induced in the secondary coil n2 of the inductor L1. When a regenerative current passing through the diode D1 has completely flowed, the voltage induced in the secondary coil n2 disappears, and the voltage at pin 7 falls. When the falling of the voltage at pin 7 is detected, the switching element Q1 is turned on again.
The DC voltage of the capacitor C4 overlaps pin 4 via the resistor R9. The capacitor C4 is charged or discharged by the output signal of the dimming control circuit 21 via the resistor R5. The output signal of the dimming control circuit 21 is, e.g., a square wave voltage signal, and the DC voltage charged in the capacitor C4 varies according to a ratio of high level and low level periods of the square wave voltage signal. That is, the capacitor C4 and the resistor R5 form a CR filter circuit (i.e., an integral circuit).
When the DC voltage charged in the capacitor C4 is high, the voltage of pin 4 becomes high, and thus the current flowing through the switching element Q1 is seemingly detected as being increased. Therefore, the peak value of the current flowing through the switching element Q1 is decreased, as shown in
When the DC voltage charged in the capacitor C4 is low, the voltage of pin 4 becomes low, and thus the current flowing through the switching element Q1 is seemingly detected as being decreased. Accordingly, the peak value of the current flowing through the switching element Q1 is increased, as shown in
In this way, the magnitude of the DC voltage charged in the capacitor C4 is adjusted according to the ratio of the high level and low level periods (ON/OFF duty) of the square wave voltage signal outputted from the dimming control circuit 21, thus enabling the peak value of the current flowing through the switching element Q1 to be adjusted.
The dimming control circuit 21 may be implemented as, e.g., a microcomputer for dimming. In that case, it is preferable to assign a single 2-value output port for outputting a square wave voltage signal to an output terminal a.
Further, when the microcomputer has a D/A conversion output port as the output terminal instead of the 2-value output port, it is also possible to omit a CR filter circuit having the resistor R5 and the capacitor C4. Even in that case, when the CR filter circuit is not omitted, an analog output voltage from the D/A conversion output port is inputted to the CR filter circuit and DC voltages adjacent by one gray level are switched at a predetermined duty, DC voltages corresponding to multiple gray levels more than original gray levels of D/A conversion can be generated. Further, compared to the case where the 2-value output port is used, the ripple component of the DC voltage charged in the capacitor C4 can be reduced even if a time constant of the resistor R5 and the capacitor C4 is small, thus enabling the responsiveness to control to be enhanced.
Next, another 2-value output port of the microcomputer may be assigned to an output terminal b for designating the burst ON periods t1 to t3 shown in
The duty (%) of the dimming signal, inputted from the dimmer 5 to the dimming control circuit 21, changes within the range from 0% to 100%, and the dimming signal indicates a fully turned-on state at a duty of 5% or less, and indicates a turned-off state at a duty of 95% or more. Such a dimming signal has been widely propagated in the field of inverter-type fluorescent lamp lighting devices. Generally, a square wave voltage signal having a frequency of 1 kHz and amplitude of 10 V is used as the dimming signal.
The dimming control circuit 21 reads the duty (%) of the dimming signal outputted from the dimmer 5, and changes the duty of a square wave voltage signal outputted from the first output terminal a and the duty of a square wave voltage signal outputted from the second output terminal b, according to the read duty. When the dimming control circuit 21 is configured as the microcomputer, it is preferable to read a data table by using a digital value, obtained by reading the duty (%) of the dimming signal outputted from the dimmer 5, as an address, and to control the duties of the square wave voltage signals outputted from the terminals a and b of the dimming control circuit 21 on the basis of the read data from the data table.
In this regard, although the case where a square wave voltage signal having a frequency of 1 kHz and an amplitude of 10 V is used as the dimming signal outputted from the dimmer 5 has been assumed and described, the dimming signal is not limited thereto. For example, various types of standardized dimming signals, such as DALI or DMX512, may be used. Alternatively, a PWM (Pulse Width Modulation) signal of 100/120 Hz may be extracted as the dimming signal from a power line by shaping the waveform of a phase-controlled voltage of commercial AC power (50/60 Hz). Alternatively, the dimmer 5 may be a simple variable resistor and may be configured such that a dimming signal of a DC voltage is read from the A/D conversion input port of the dimming control circuit 21.
Although, in the present embodiment, an example in which a low-frequency PWM control is achieved by the microcomputer of the dimming control circuit 21 has been described, it is also possible to achieve a low-frequency PWM control using a general-purpose timer circuit as in a sixth embodiment which will be described below. Further, it is also possible to achieve a low-frequency PWM control by using a general-purpose PWM control IC as in a seventh embodiment which will be described later.
The timer circuits TM1 and TM2 are well-known timer ICs (what is called 555), each having an internal configuration of a circuit diagram shown in
Pin 2 is a trigger terminal and is configured such that when this terminal is lower than half of the voltage of pin 5 (typically, ⅓ of supply voltage Vcc), an internal flip-flop FF is set by an output of a first comparator CP1, and thus, pin 3 (output terminal) goes to a high level and pin 7 (discharge terminal) goes to an open state.
Pin 4 is a reset terminal and is configured such that when this terminal goes to a low level, the first timer TM1 enters to an operation stop state, and pin 3 (output terminal) is fixed at a low level. The second timer circuit TM2 can always be operated because pin 4 is fixed at the high level. Since pin 4 of the first timer circuit TM1 is connected to pin 3 (output terminal) of the second timer circuit TM2, the first timer circuit TM1 is permitted to be operated when pin 4 thereof is at a high level and is prohibited from being operated when pin 4 is at a low level.
Pin 5 is a control terminal and is supplied with a reference voltage, which is typically ⅔ of the supply voltage Vcc), via internal bleeder resistors (a series circuit of three resistors R) shown in
Pin 6 is a threshold terminal and is configured such that when this terminal becomes higher than the voltage at pin 5 (typically, ⅔ of the supply voltage Vcc), an internal flip-flop FF is reset by the output of a second comparator CP2, and then pin 3 (output terminal) goes to a low level and pin 7 (discharge terminal) is shorted to pin 1 by an internal transistor Tr.
The first timer circuit TM1 implements a first switching control for controlling ON/OFF operations of the switching element Q1 at a high frequency. The ON time of the switching element Q1 is defined by an ON-time timer having a resistor R14 and a capacitor C6 and may be variable depending on a dimming voltage Vdim overlapping via a resistor R15. Further, the OFF time of the switching element Q1 is defined as the time taken for a flyback voltage outputted from the secondary coil n2 of the inductor L1 to disappear. Further, a minimum value for the OFF time of the switching element Q1 may be limited by an OFF-time timer having a resistor r and the capacitor C6.
First, the ON-time timer of the switching element Q1 will be described. In the present embodiment, the current detection resistor R1 in
Hereinafter, the principle thereof will be described. If it is assumed that when the switching element Q1 is in an ON state, a voltage applied to the inductor L1 is e1 and a current flowing through the switching element Q1 is i, e1=L1·(di/dt) is satisfied. In this case, the voltage generated in the tertiary coil n3 becomes e3=(n3/n1)e1 on the assumption that the number of turns in the primary coil of the inductor L1 is n1. If the voltage is integrated with respect to time t, ∫(e3)dt=(n3/n1)L1·i+C is obtained. Herein, C is an integral integer, and, in critical mode shown in
The time integral may be accurately obtained by using a mirror integrator, but it is performed here by a CR integral circuit having the resistor R14 and the capacitor C6 for the purpose of simplification. A diode D5 is provided to integrate only the forward end voltage generated in the tertiary coil n3.
When the switching element Q1 is turned on, a gradually increasing current flows along a path of the anode of the DC power source Vdc→a capacitor C1→the inductor L1→the switching element Q1→the cathode of the DC power source Vdc. In this case, a voltage e3 proportional to the voltage applied to the inductor L1 is generated in the tertiary coil n3. The capacitor C6 is charged with the voltage e3 via the diode D5 and the resistor R14. In this case, since pin 7 of the timer circuit TM1 is in an open state, discharging does not occur via the resistor r having low resistance. Further, a current flowing through the resistor R13 having high resistance via the diode D4 is not at such a level to interfere with the rising of the voltage of the capacitor C6.
The rising of the voltage of the capacitor C6 is detected by pin 6 of the timer circuit TM1, so that when the detected voltage is higher than the reference voltage at pin (⅔ of the supply voltage Vcc), pin 3 goes to a low level, and the switching element Q1 is turned off. In this case, since the transistor Tr on pin 7 is turned on, the capacitor C6 is discharged via the low-resistance resistor r, and the time-integrated value of the capacitor C6 is reset.
Since the voltage of the capacitor C6 is discharged via the low-resistance resistor r, it falls relatively rapidly. The voltage of pin 2 is a voltage obtained by subtracting the forward voltage of the diode D4 from the voltage of pin 6. Before the voltage of pin 2 falls to ⅓ of the supply voltage Vcc, the flyback voltage of the secondary coil n2 of the inductor L1 rises. The voltage of pin 2 is maintained at a level higher than ⅓ of the supply voltage Vcc during the generation of the flyback voltage.
When the regenerative current of the inductor L1 has completely flowed, the flyback voltage of the secondary coil n2 disappears. Thereafter, a potential at pin 2 is falls to the level of the circuit ground via the resistor R13. Accordingly, the output of the first comparator CP1 on pin 2 is inverted and the flip-flop FF is set, so that pin 3 goes to a high level and the switching element Q1 is turned on. Further, since the transistor Tr on pin 7 is turned off, the capacitor C6, which was shorted to the circuit ground via the low-resistance resistor r, is charged with the forward voltage from the tertiary coil n3 via the diode D5 and the resistor R14. When the voltage of the capacitor C6 reaches the voltage of pin 5, the flip-flop FF is reset by the second comparator CP2 on pin 6, and then pin 3 goes to a low level. As a result, the switching element Q1 is turned off. Further, since the transistor Tr on pin 7 is turned on, the capacitor C6 is discharged almost instantaneously via the low-resistance resistor r.
Next, the same operations are repeated, and a high-frequency pulse of several tens of kHz is repeatedly outputted from pin 3 (output terminal) of the first timer circuit TM1. The ON time of the high-frequency pulse is determined according to the time taken for the current flowing through the switching element Q1 to reach a predetermined peak value. The OFF time of the high-frequency pulse is determined according to the time taken for the regenerative current of the inductor L1 to completely flow. Therefore, the current flowing through the inductor L1 experiences a zero-crossing operation (in critical mode), as shown in
A dimming voltage Vdim overlaps the capacitor C6 forming the ON-time timer together with the resistor R14, through a resistor R15. When the dimming voltage Vdim is higher, the charging speed of the capacitor C6 becomes faster, and thus, the ON time of the switching element Q1 is shortened. When the dimming voltage Vdim is lower, the charging speed of the capacitor C6 becomes slower, and thus, the ON time of the switching element Q1 is lengthened. Accordingly, as the dimming voltage Vdim increases, the peak value of the current flowing through the inductor L1 is reduced in the form of peak Ip1 of FIG. 2A→peak Ip2 of FIG. 2B→peak Ip3 of
The second timer circuit TM2 implements a second switching control for intermittently stopping the high-frequency ON/OFF operations of the switching element Q1 at a low frequency.
The second timer circuit TM2 functions as an astable multivibrator in such a way that resistors R16 and R17 and a capacitor C7 for time constant setting are attached to the outside of the circuit TM2. The voltage of the capacitor C7 is inputted to pin 2 (trigger terminal) and to pin 6 (threshold terminal) and is then compared with an internal reference voltage.
In the early stage of the supply of power, the voltage of the capacitor C7 is lower than the reference voltage (½ of the voltage of pin 5), which is compared with the voltage of pin 2 (trigger terminal), so that pin 3 (output terminal) goes to a high level and pin 7 (discharge terminal) goes to an open state. Accordingly, the capacitor C7 is charged with the supply voltage Vcc via the resistors R16 and R17.
When the voltage of the capacitor C7 becomes higher than the reference voltage (the voltage of pin 5), which is compared with the voltage of pin 6 (threshold terminal), pin 3 (output terminal) goes to a low level, and pin 7 (discharge terminal) is shorted to pin 1. Accordingly, the capacitor C7 is discharged via the resistor R17.
When the voltage of the capacitor C7 becomes lower than the reference voltage (½ of the voltage of pin 5), which is compared with the voltage of pin 2 (trigger terminal), pin 3 (output terminal) goes to a high level and pin 7 (discharge terminal) goes to an open state. Accordingly, the capacitor C7 is charged again with the supply voltage Vcc via the resistors R16 and R17. Then, the same operations are repeated.
A time constant of the resistors R16 and R17 and the capacitor C7 is set such that the oscillation frequency of pin 3 (output terminal) is, e.g., a low frequency of about 1 kHz. Further, the dimming voltage Vdim overlaps a connection node of the resistor R17 and the capacitor C7 via a resistor R18.
When the dimming voltage Vdim is higher, the charging speed of the capacitor C7 becomes faster, but the discharging speed of the capacitor C7 becomes slower, so that a period in which pin 3 is at a high level is shortened, and a period in which pin 3 is at a low level is lengthened. In contrast, when the dimming voltage Vdim is lower, the charging speed of the capacitor C7 becomes slower, but the discharging speed of the capacitor C7 becomes faster, so that the period in which pin 3 is at a high level is lengthened, and the period in which pin 3 is at a low level is shortened. Accordingly, as the dimming voltage Vdim becomes higher, the ON duty (the ratio of a burst ON period in one burst-ON cycle) of the low-frequency PWM control is reduced.
Further, when the dimming voltage Vdim becomes higher than the sum of the zener voltage of a zener diode ZD1 and the base-emitter voltage of the transistor Tr5, the transistor Tr5 acts so that the voltage of pin 5 decreases. As the dimming voltage Vdim becomes higher, the voltage of pin 5 gradually decreases, and thus the oscillation frequency of the timer circuit TM2 increases. In this way, as dimming is down, the cycle of the low-frequency PWM control decreases in the form of cycle T1 of FIG. 2A→cycle T2 of FIG. 2B→cycle T3 of
Through the above operations, as the dimming voltage Vdim increases, the duty of burst ON decreases in the form of t1/T1 of FIG. 2A→t2/T2 of FIG. 2B→t3/T3 of
Further, in the circuit diagram in
Further, as shown in
For example, when the peak current Ip1 is high, as shown in
In the present embodiment, compared to the circuit of
As the timer circuit TM, a general-purpose timer IC (555) shown in
Accordingly, the capacitor C9 is discharged via a discharging resistor Rd, and the charging voltage of the capacitor C9 falls. Thereafter, when the charging voltage of the capacitor C9 applied to pin 2 becomes lower than half of the voltage at pin 5, the internal flip-flop is inverted, pin 3 becomes to a high level, and pin 7 becomes to an open state, and thus the capacitor C9 is charged via the charging resistor Rc and the diode D6. Then, the same operations are repeated.
In this way, the timer circuit TM functions as a typical astable multivibrator. The ON-time period of the switching element Q1 is a variable period determined by a time constant of the charging resistor Rc and the capacitor C9 and the voltage at pin 5. Further, the OFF-time period of the switching element Q1 is a variable period determined by a time constant of the discharging resistor Rd and the capacitor C9 and the voltage at pin 5.
Therefore, the switching element Q1 is driven in the ON-time period and the OFF-time period based on the voltage of pin 5 of the timer circuit TM. When the voltage of pin 5 decreases, the range of a variation in the voltage of the capacitor C9 for oscillation decreases, so that the ON-time period and the OFF-time period decrease together. Since, however, a charging current passing through the resistor Rc increases, whereas a discharging current passing through the resistor Rd decreases, the reduction rate of the ON-time period is greater than that of the OFF-time period.
This is suitable for the driving of a light emitting diode having an almost constant load voltage. When the ratio of an ON-time period and an OFF-time period is set in such a way that when the voltage of pin 5 is maximized, a current flowing through an inductor L1 enters discontinuous mode approximate to critical mode, as shown in (a) of
By the setting made in this way, when the voltage of pin 5 decreases, both the ON-time period and the OFF-time period of the switching element Q1 are shortened, as shown in (b) of
Therefore, the current idle time can be made longer while the peak of the current flowing through the inductor L1 is reduced, as shown in (b) of
In combination with this control, pin 4 of the timer circuit TM is switched to high/low levels at a low frequency (e.g., 1 kHz) by using the PWM control circuit IC1, and thus, a burst-ON period is varied. Accordingly, controls for a state, in which a high average current flows for a long period of time, and a state, in which low average current flows for a short period of time can be executed, and thus, reliable dimming can be achieved in a wide range.
As the PWM control circuit IC1, e.g., TL494 of Texas Instruments or equivalents thereof may be used. This IC includes a sawtooth wave oscillator OSC, a comparator CP, error amps (amplifiers) EA1 and EA2, output transistors Tr1 and Tr2, a reference voltage source and the like. Hence, the IC oscillates at a frequency determined by a capacitor Ct and a resistor Rt externally attached to pins 5 and 6 thereof, respectively and generates a PWM signal at a pulse width based on the voltage of pin 3. An oscillation frequency may also be a low frequency of, e.g., 1 kHz. Pin 4 is a terminal for setting a dead time and is connected to ground in the present embodiment.
A series circuit of a resistor R20 and a transistor Tr5 that are characterized in the present embodiment is connected in parallel to the externally attached resistor Rt that defines the oscillation frequency of the PWM control circuit IC1. When a dimming voltage Vdim becomes higher than the sum of the zener voltage of a zener diode ZD1 and the base-emitter voltage of the transistor Tr5, a current flows through the transistor Tr5, which is substantially a same operation as reduction in the resistance of the resistor Rt. Accordingly, the oscillation frequency of the PWM control circuit IC1 increases as the dimming voltage Vdim rises.
When the zener diode ZD1 is omitted, the frequency of the low-frequency PWM control can be varied in the entire range of the dimming voltage Vdim. On the other hand, when the zener diode ZD1 is installed, a control is performed such that if the current flowing through the solid-state light source 3 is equal to or greater than a predetermined value, the frequency of the low-frequency PWM control is kept constant, and such that when the current flowing through the solid-state light source 3 is less than the predetermined value, the frequency of the low-frequency PWM control increases as the frequency of the high-frequency PWM control increases.
The error AMP EA1 connected to pins 1 and 2 and the error AMP EA2 connected to pins 15 and 16 are diode- or connected, and the output of an error AMP having higher output between the error AMPs EA1 and EA2 is the reference voltage of the comparator CP. In the present embodiment, since the second error AMP EA2 is not used, the potentials of pins 15 and 16 are set so that the output of the error AMP EA2 is the lowest potential.
Pin 13 is a terminal for selecting a single-end operation and a push-pull operation and is connected to the ground in the present embodiment to select the single-end operation. In this case, the operations of transistors Tr1 and Tr2 are made same by an internal logic circuit.
When the transistor Tr2 connected to pins 11-10 is in an ON state, pin 4 of the timer circuit TM becomes to a low level, so that the high-frequency oscillating operation of the timer circuit TM is stopped, and the switching element Q1 is maintained in an OFF state. Further, when the transistor Tr2 is turned off, pin 4 of the timer circuit TM rises to the potential of the control supply voltage Vcc by a resistor R23, and then the high-frequency oscillating operation of the timer circuit TM is initiated.
When the transistor Tr1 connected to pins 8-9 is in an ON state, charges in a capacitor C8 are discharged via a resistor R24. Further, when the transistor Tr1 is in an OFF state, the capacitor C8 is charged with an output voltage divided by bleeder resistors included in the timer circuit TM. When the transistor Tr1 is turned on/off at a low frequency and the ratio of an ON period in one cycle increases, the voltage of the capacitor C8 decreases to that extent. Therefore, the ON-time period of the switching element Q1 decreases.
Since the ratio of the ON period in one cycle of each of the transistors Tr1 and Tr2 is feedback-controlled by receiving an output detected by an output detection circuit 6, the ON-time period of the switching element Q1 is also feedback-controlled together with the burst-ON period of the switching element Q1.
A feedback control circuit includes the error AMP EA1 and the externally attached CR circuit. A feedback impedance formed with resistors R25 and R26 and a capacitor C10 is connected between the inverting input terminal and the output terminal of the error AMP EA1. A constant voltage, obtained by dividing a reference voltage Vref on pin 14 by resistors R21 and R22, is applied to the non-inverting input terminal of the error AMP EA1. The voltage of the output terminal of the error AMP EA1 is changed so that the voltages of the inverting input terminal and the non-inverting input terminal of the error AMP EA1 are identical to each other. A voltage Vdet detected by the output detection circuit 6 is inputted to the inverting input terminal of the error AMP EA1 via a first input resistor R27 while the dimming voltage Vdim is inputted to the inverting input terminal via a second input resistor R28.
When the dimming voltage Vdim increases, the output voltage of the error AMP EA1 decreases, and the ON period of the transistors Tr1 and Tr2 is lengthened, and thus a period in which the ON/OFF operations of the switching element Q1 are stopped is lengthened. Further, since the reference voltage of pin 5 of the timer circuit TM decreases, the ON-time period of the switching element Q1 is shortened. In contrast, when the dimming voltage Vdim decreases, the output voltage of the error AMP EA1 increases, and the ON period of the transistors Tr1 and Tr2 is shortened, so that the period in which the ON/OFF operations of the switching element Q1 are stopped is shortened. Further, since the reference voltage of pin 5 of the timer circuit TM increases, the ON-time period of the switching element Q1 is lengthened.
Further, even if the detected voltage Vdet varies when the dimming voltage Vdim is constant, feedback control is executed so that the variation in the output is suppressed by the above operations. That is, when the detected voltage Vdet increases, the period in which the ON/OFF operations of the switching element Q1 are stopped is lengthened while the ON-time period at the high frequency of the switching element Q1 is shortened. In contrast, when the detected voltage Vdet decreases, the period in which the ON/OFF operations of the switching element Q1 are stopped is shortened, while the ON-time period at the high frequency of the switching element Q1 is lengthened. Accordingly, a feedback control is executed such that the variation in the output is suppressed, and a control is performed such that the detected voltage Vdet corresponding to the magnitude of the dimming voltage Vdim is obtained.
Next, the output detection circuit 6 will be described. A current detection resistor R31 is connected in series to the solid-state light source 3 and a bypass circuit including a series circuit of voltage dividing resistors R32 and R34 and a zener diode ZD2 is connected in parallel to the solid-state light source 3. In the bypass circuit, a constant is set such that a bypass current, which is greater than lighting current flowing through the solid-state light source 3, flows near a dimming lower limit. Accordingly, stable dimming lighting is possible near the dimming lower limit (e.g., see Japanese Patent Application Publication No. 2011-65922).
When the lighting current flowing through the solid-state light source 3 increases or decreases, the voltage between two ends of the resistor R31 increases or decreases. Further, when the voltage applied to the solid-state light source 3 increases or decreases, the voltage between two ends of the resistor R32 increases or decreases. Therefore, when the lighting current or the applied voltage of the solid-state light source 3 increases or decreases, the voltage between two ends of the series circuit of the resistors R31 and R32 increases or decreases.
Since a voltage, obtained by subtracting the base-emitter voltage of a transistor Tr3 from the voltage between two ends of the series circuit of the resistors R31 and R32, is applied to the resistor R33, a base current corresponding to the voltage between two ends of the series circuit of the resistors R31 and R32 flows through the transistor Tr3. Since a collector current based on the base current flows through a series circuit of resistors R35 and R36, the detected voltage Vdet is a voltage that incorporates both the lighting current and the applied voltage of the solid-state light source 3.
Further, when the value of the resistor R31 is zero, the output detection circuit 6 functions as a voltage detection circuit. When the value of the resistor R32 is zero, the output detection circuit 6 functions as a current detection circuit. Furthermore, when the values of the resistors R31 and R32 are properly set, the output detection circuit 6 functions as a circuit for detecting a load power in a similar manner.
A current corresponding to the sum of the lighting current flowing through the solid-state light source 3 and the bypass current flowing through the bypass circuit flows through the resistor R31. Therefore, even if the lighting current flowing through the solid-state light source 3 is close to zero, a voltage (a boost voltage) caused by the bypass current flowing through the bypass circuit is generated in the resistor R31, thus preventing the transistor Tr3 from being cut off.
Further, the zener voltage of the zener diode ZD2 is set to a voltage lower than the voltage at which the solid-state light source 3 can be turned on. Accordingly, when the solid-state light source 3 is turned on, the voltage is necessarily generated in the resistor R32, thus preventing the transistor Tr3 from being cut off.
In this way, the output detection circuit 6 in
Further, it is also preferable to individually detect the lighting current and the applied voltage of the solid-state light source 3 and to perform the feedback control to the first error AMP EA1 based on the lighting current while performing feedback control to the second error AMP EA2 based on the applied voltage. It is well known that it is profitable to perform the former control between high luminance level and medium luminance level and perform the latter control at a low luminance level (e.g., see Japanese Patent Application Publication No. 2009-232623).
In the embodiments of the present invention described above, an LED has been exemplified as the solid-state light source 3, it is not limited thereto and may be, e.g., an OLED (organic light emitting diode) or a semiconductor laser element.
Although a MOSFET has been exemplified as the switching element Q1, the switching element is not limited thereto and may be, e.g., an IGBT (Insulated Gate Bipolar Transistor) or the like.
In the above-described embodiments, the DC power circuit unit 1 as the buck chopper circuit, in which the switching element Q1 is arranged on a low-potential side has been described, it is apparent that the present invention can be applied to a case where a switching element Q1 of a buck chopper circuit 1a is arranged on a high-potential side, as shown in
While the invention has been shown and described with respect to the embodiments, the present invention is not limited thereto. It will be understood by those skilled in the art that various changes and modifications may be made without departing from the scope of the invention as defined in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
2011-107319 | May 2011 | JP | national |