The present invention relates in general to the field of electronics and lighting, and more specifically to a system and method to determine power factor correction control parameters from phase delays in a phase modulated signal.
Commercially practical incandescent light bulbs have been available for over 100 years. However, other light sources show promise as commercially viable alternatives to the incandescent light bulb. LEDs are becoming particularly attractive as main stream light sources in part because of energy savings through high efficiency light output and environmental incentives such as the reduction of mercury.
LEDs are semiconductor devices and are driven by direct current. The lumen output intensity (i.e. brightness) of the LED approximately varies in direct proportion to the current flowing through the LED. Thus, increasing current supplied to an LED increases the intensity of the LED and decreasing current supplied to the LED dims the LED. Current can be modified by either directly reducing the direct current level to the white LEDs or by reducing the average current through duty cycle modulation.
Dimming a light source saves energy when operating a light source and also allows a user to adjust the intensity of the light source to a desired level. Many facilities, such as homes and buildings, include light source dimming circuits (referred to herein as “dimmers”).
The lighting system 100 also includes a light source driver circuit 106 to receive the phase modulated signal VΦ. In at least one embodiment, light source driver circuit 106 is a switching power converter with an internal PFC switch (not shown) that controls power factor correction and boosting phase modulated signal VΦ to the link voltage VLINK. The light source driver circuit 106 modulates the light source drive current iOUT in response to the dimming level indicated by phase modulated signal VΦ. The light source driver circuit 106 modulates the light source drive current iOUT by turning the light source drive current iOUT “on” and “off” to achieve an average value of light source drive current iOUT corresponding to the dimming level indicated by phase modulated signal VΦ. The drive current iOUT causes the light source 102 to illuminate, and modulating the drive current iOUT varies the brightness of light source 102. Thus, light source driver circuit 106 attempts to modulate the drive current iOUT so that light source 102 dims to a level indicated by phase modulated signal VΦ.
For an LED based light source 102, the link voltage VLINK can be 400 V or more. To dim light source 102, light source driver circuit 106 decreases the duty cycle of control signal Cs and, thus, decreases the drive current iOUT. When dimmed, the power demand of light source 102 decreases. When the power demand of light source 102 decreases, light source driver circuit 106 decreases the duty cycle of the internal switch (not shown) that controls the voltage boost of phase modulated signal VΦ to link voltage VLINK. Despite decreasing power demand, light source driver circuit 106 maintains the link voltage VLINK at an approximately constant level. The switching efficiency of light source driver circuit 106 steadily decreases as 106 continues to boost the link voltage VLINK to a voltage used during full power demand by light source 102 despite the lower power demands of a dimmed light source 102. The efficiency loss becomes more prominent, for example, when a duty cycle of the internal PFC switch of light source driver circuit 106 is less than 50%.
Decreasing power demand by light source 102 when dimming light source 102 can actually increase power demand by light source driver circuit 106. Light source driver circuit 106 attempts to provide unity power factor correction so that the light source driver circuit 106 appears resistive to the AC voltage source 101. Thus, looking into terminals A and B, ideally light source driver circuit 106 has an effective resistance REFF_0 as perceived by the AC voltage source 101. The value of the effective resistance REFF_0 equals VΦ/iIN, where VΦ is a phase modulated signal and iIN is the input current into light source driver circuit 106. As the power demand by light source 102 decreases when dimmed, the current iIN actually increases, thus, decreasing the effective resistance REFF_0, thus, drawing more power from AC voltage source 101. Decreasing the effective resistance REFF_0 of light source driver circuit 106 when dimming light source 102 represents an inefficient use of power.
Conventional dimmers, such as a triac based dimmer, that are designed for use with inactive loads, such as incandescent light bulbs, often do not perform well when supplying a raw phase modulated signal VΦ_RAW to an active load such as light source driver circuit 106. For example, when supplying an active load, the dimmer can miss generating phase delays in some cycles of raw phase modulated signal VΦ_RAW and can generate ripple during the phase delays. Exemplary problems with at least one conventional dimmer when used with an active load are described in Rand et al., “Issues, Models and Solutions for Triac Modulated Phase Dimming of LED Lamps”, June, 2007, pages 1398-1404 of Power Electronics Specialists Conference, 2007. PESC 2007, published by the Institute of Electrical and Electronic Engineers, ISBN 978-1-4244-0655-5.
The light source driver circuit 106 exhibits one or more inefficiencies when dimming light source 102. For example, when the power demand by light source 102 decreases, the link voltage remains approximately constant. Additionally, when power demand by light source 102 decreases, the effective resistance REFF_0 of light source driver circuit 106 increases, thus drawing more power from AC voltage source 101 despite the lower power demands by light source 102. Additionally, added circuitry to conventional LED driver circuits adds cost to the LED driver circuits.
In one embodiment of the present invention, a light emitting diode (LED) lighting system includes a power factor correction (PFC) controller. The controller includes an input to receive a phase delay signal indicating a phase delay of a phase modulated dimmer signal. The controller also includes a digital signal processor, coupled to the input, to receive the phase delay signal and determine a PFC control operating parameter from the phase delay signal and to generate a PFC switch control signal using the determined operating parameter.
In another embodiment of the present invention, a method of controlling a light emitting diode (LED) lighting system includes receiving a phase delay signal indicating a phase delay of a phase modulated dimmer signal, determining a PFC control operating parameter from the phase delay signal using a digital signal processor, and generating a PFC switch control signal using the determined operating parameter.
In a further embodiment of the present invention, a light emitting diode (LED) lighting system includes a power factor correction (PFC) controller to receive a signal indicating a dimming level and to generate a PFC switch control signal to cause a PFC LED driver circuit to respond to the dimming level indicated by the signal without decreasing an effective resistance of the PFC load driver circuit, as perceived by a voltage source of the PFC load driver circuit, as the dimming level indicated by the signal increases.
In a further embodiment of the present invention, a method of controlling a light emitting diode (LED) lighting system includes receiving a signal indicating a dimming level and generating a power factor correction control signal to cause a PFC LED driver circuit to respond to the dimming level indicated by the signal without decreasing an effective resistance of the PFC load driver circuit, as perceived by a voltage source of the PFC load driver circuit, as the dimming level indicated by the signal increases.
In a further embodiment of the present invention, a light emitting diode (LED) lighting system includes a power factor correction (PFC) controller to generate a duty cycle modulated control signal to control a regulated link voltage of a PFC LED driver circuit and to decrease the link voltage when a duty cycle of the control signal decreases to a value between zero and a duty cycle threshold value.
In a further embodiment of the present invention, a method of controlling a light emitting diode (LED) lighting system includes generating a duty cycle modulated control signal to control a regulated link voltage of a PFC LED driver circuit; and decreasing the link voltage when a duty cycle of the control signal decreases to a value between zero and a duty cycle threshold value.
In a further embodiment of the present invention, a light emitting diode (LED) lighting system includes a power factor correction (PFC) controller includes: an input to receive a phase delay signal indicating a phase delay of a phase modulated dimmer signal. The PFC controller is configured to receive the phase delay signal and to generate pulses for the PFC switch control signal during the phase delays of the phase modulated signal. The pulse widths and duty cycles of the pulses of the PFC switch control signal generated during the phase delays arc sufficient to attenuate ripple of the phase modulated signal during the phase delays of phase modulated signal.
In a further embodiment of the present invention, a method of controlling a light emitting diode (LED) lighting system includes receiving a phase delay signal indicating a phase delay of a phase modulated dimmer signal and generating pulses for a PFC switch control signal during the phase delays of the phase modulated signal. The pulse widths and duty cycles of the pulses of the PFC switch control signal generated during the phase delays are sufficient to attenuate ripple of the phase modulated signal during the phase delays of phase modulated signal.
The present invention may be better understood, and its numerous objects, features and advantages made apparent to those skilled in the art by referencing the accompanying drawings. The use of the same reference number throughout the several figures designates a like or similar element.
A light emitting diode (LED) lighting system includes a power factor correction (PFC) controller that determines at least one power factor correction control parameter from phase delays of a phase modulated signal. In at least one embodiment, a peak voltage of the phase modulated signal is a PFC control parameter used by the PFC controller to control power factor correction and generation of a link voltage by a PFC LED driver circuit. The phase delays are related to a peak voltage of the phase modulated signal. Thus, in at least one embodiment, detecting the phase delay in one or more cycles of the phase modulated signal allows the PFC controller to determine the peak voltage of the phase modulated signal.
The PFC LED driver circuit supplies an output current to drive LED(s) of an LED apparatus. As the dimming level decreases, the PFC controller decreases a duty cycle of a PFC switch in the PFC LED driver circuit to cause the PFC LED driver circuit to decrease the output current supplied to the LEDs. When the phase modulated signal indicates a dimming level below a threshold value, the PFC controller maintains an approximately constant duty cycle of the PFC switch to, for example, maintain switching efficiency without significantly sacrificing power factor correction.
In at least one embodiment, PFC controller generates a PFC switch control signal to cause the PFC LED driver circuit to respond to decreasing dimming levels as indicated by a dimming signal, such as the phase modulated signal, without decreasing an effective resistance of the PFC LED driver circuit, as perceived by a voltage source of the PFC LED driver circuit, as the dimming level indicated by the dimming signal increases. The phase modulated signal represents one embodiment of the dimming signal.
In at least one embodiment, the PFC controller generates a duty cycle modulated control signal to control a regulated link voltage of the PFC LED driver circuit and decreases the link voltage when a duty cycle of the control signal decreases to a value between zero and a duty cycle threshold value.
In at least one embodiment, the PFC controller generates approximately constant pulse widths for the PFC switch control signal during each cycle of phase modulated signal when a duty cycle of PFC switch control signal is below a predetermined threshold.
In at least one embodiment, the PFC controller generates pulses for the PFC switch control signal during the phase delays of phase modulated signal, wherein the pulses of PFC switch control signal generated during the phase delays have a period significantly greater than a period of the pulses of PFC switch control signal during an active period of phase modulated signal.
The PFC controller 302 includes a digital signal processor 316 to perform various operations including determining the pulse width and duty cycle of PFC switch control signal CS1. Digital signal processor 316 is, for example, a digital signal processor. In at least one embodiment, the PFC controller 302 determines the pulse width and duty cycle of PFC switch control signal CS1 utilizing the algorithms disclosed in Melanson V and Melanson VI.
In at least one embodiment, the pulse width T1 of PFC switch control signal CS1 is determined by digital signal processor 316 by executing a control signal state algorithm represented by Equation [1]:
“T1” is the pulse width of the PFC switch control signal CS1. “L” represents an inductance value of inductor 312. “VΦ_pk” is a peak voltage of phase modulated signal VΦ without phase delays. “P” represents a power demand variable related to the power demand of LED apparatus 322. In at least one embodiment, P is a proportional integrator output value as described in Melanson V and Melanson VI. “TT” is the period of PFC switch control signal CS1 and, in at least one embodiment, is also determined as described in Melanson V and Melanson VI. “VΦ” is a sampled value of phase modulated signal VΦ. “VC1” is a sampled value of the link voltage VC1.
In at least one embodiment, all of the PFC control parameters of Equation [1] are known, can be reliably determined directly, or can be reliably determined from the feedback signals VΦ′ and VC1′ except VΦ_pk. Because phase modulated signal VΦ includes phase delays when dimming the LEDs of LED apparatus 322, the peak voltage VΦ_pk of phase modulated signal VΦ cannot always be directly measured. However, as described in conjunction with
In at least one embodiment, PFC controller 302 also controls the output current iOUT in accordance with the exemplary systems and methods described in Melanson IV.
Referring to
Digital signal processor 316 determines the peak voltage VΦ_pk from the phase delay signal Φ. Each half cycle of phase modulated signal VΦ represents 180 degrees. Each phase delay can be converted into an equivalent phase angle in accordance with Equation [2]:
phase angle=(2·phase delay)/(T)×180° [2]
where T is the period of phase modulated signal VΦ.
In at least one embodiment, digital signal processor 316 determines the peak voltage VΦ_pk in accordance with Equation [3]:
VΦ_pk=abs{VAx/[sin(phase angle)]} [3],
where “abs” represents the absolute value function of the quantity enclosed by the brackets and VAx represents a peak voltage of the leading or trailing edge associated with the phase delay, and “x” is an index.
For example, if phase modulated signal VΦ is a 50 Hz signal and α0=α1, from Equations [2] and [3] the peak voltage VΦ_pk for the first half of cycle 402 equals abs{VA0/[sin((2·α0)/0.02)·180)]. If α2=α3, from Equations [2] and [3], the peak voltage VΦ_pk for the second half of cycle 402 equals abs{VA1/[sin((2·α2)/0.02)·180)].
In at least one embodiment, phase delays α0 and α1 are independently generated as, for example, described in Melanson H and Melanson III. When phase delays in a cycle are independently generated, the peak voltage VΦ_pk can be updated for each independently generated phase delay.
The phase delays α2 of cycle 702 of phase modulated signal VΦ indicate dimming levels for the LEDs. Increasing phase delays indicate increasing dimming levels and decreasing power demand from PFC LED driver circuit. Referring to
Referring to
Generally, during the active period TA of phase modulated signal VΦ, PFC controller 302 determines the pulse widths of PFC switch control signal CS1 in accordance with Equation [1]. However, as the phase delay α2 increases, the duty cycle of PFC switch control signal CS1 also decreases. In at least one embodiment, once the duty cycle of PFC switch control signal CS1 is below a duty cycle threshold, the [1−(VΦ/VC1)] term of Equation [1] becomes approximately 1. Accordingly, in at least one embodiment, once the duty cycle of PFC controller 302 is below the duty cycle threshold, PFC controller 302 generates pulses 714 of PFC switch control signal CS1 with a constant pulse width and constant duty cycle. In at least one embodiment, the PFC controller 302 generates pulses 714 within a frequency range of 25 kHz to 150 kHz to avoid audio frequencies at the low frequency end and avoid switching inefficiencies on the high frequency end. Additionally, in lighting applications, frequencies associated with commercial electronic devices, such as infrared remote controls, are avoided. In at least one embodiment, the particular duty cycle threshold is a matter of design choice and is, for example, chosen to be a duty cycle when [1−(VΦ/VC1)] term of Equation [1] becomes approximately 1 so that the decreasing the duty cycle does not have an unacceptable effect on the performance of lighting system 300. In at least one embodiment, the duty cycle threshold is 0.4.
Pulses 716 of control signal CS1 represent a time expanded window 718 of pulses 714 to illustrate the constant pulse widths of pulses 714. The pulses 716 are exemplary and not necessarily to scale. The duration of window 718 is TA/X, and X is a factor equal to 5/(frequency of PFC switch control signal CS1).
In at least one embodiment, digital signal processor 316 monitors power demand of the LED apparatus 322 by monitoring the value of power demand variable P in Equation [1]. As power demand of the LED apparatus 322 decreases due to, for example, increased dimming, the value of power demand variable P decreases. By determining the pulse width of PFC switch control signal CS1 in accordance with Equation [1], digital signal processor 316 decreases the pulse width and, thus, the duty cycle of PFC switch control signal CS1. Decreasing the duty cycle of PFC switch control signal CS1 keeps the effective resistance REFF_1 from increasing with increasing dimming levels.
Accordingly, in at least one embodiment, PFC controller 302 generates the duty cycle modulated PFC switch control signal CS1 to control the regulated link voltage VC1 of the PFC LED driver circuit 304. PFC controller 302 decreases the link voltage VC1 from a high link voltage value VC1_H to a low link voltage value VC1_L when the duty cycle of the PFC switch control signal CS1 decreases to a value between zero and a duty cycle threshold DCTH. The particular value of the duty cycle threshold DCTH is a matter of design choice and is, for example, chosen to increase the efficiency of PFC load driver circuit 304 while providing an adequate link voltage VC1 to provide the power demand needs of LED apparatus 322. In at least one embodiment, the duty cycle threshold DCTH is set at 0.5. In at least one embodiment, for phase modulated signal VΦ having a voltage peak VΦ_pk of 120V, the high link voltage VC1_H is any value within a range of approximately 200V to 400V for a low link voltage WC1_L having a respective value within a range of approximately 120V to 175V.
The slope and shape of the transition 1002 from the high link voltage VC1_H to the low link voltage are matters of design choice and depend upon, for example, a desired transition between high link voltage VC1_H and the low link voltage VC1_L. In at least one embodiment, the slope is 90 degrees, which indicates two possible values, VC1_H and VC1_L, for link voltage VC1. In other embodiments, the slope is less than 90 degrees and indicates multiple values of link voltage VC1 between high link voltage VC1_H and the low link voltage VC1_L. The shape of transition 1002 can be linear or nonlinear.
In switching LED system 1210, inductor 1212 is connected in series with LED(s) 1102 to provide energy storage and filtering. Inductor 1212 smoothes energy from LED current iOUT to maintain an approximately constant current iOUT when PFC switch 306 is ON. Diode 1214 allows continuing current flow when PFC switch 306 is OFF. Although two specific embodiments of LED apparatus 322 have been described, LED apparatus 322 can be any LED, array of LED(s), or any switching LED system.
Thus, a PFC controller 302 determines at least one power factor correction control parameter from phase delays of phase modulated signal VΦ.
In at least one embodiment, as a dimming level decreases, the PFC controller 302 decreases a duty cycle of PFC switch 306 in the PFC LED driver circuit 304 to cause the PFC LED driver circuit 304 to decrease the output current supplied to the LEDs. When the phase modulated signal VΦ indicates a dimming level below a threshold value ΦTH, the PFC controller 302 maintains an approximately constant duty cycle of the PFC switch 306 to, for example, maintain switching efficiency without significantly sacrificing power factor correction.
In at least one embodiment, PFC controller 302 generates a PFC switch control signal CS2 to cause the PFC LED driver circuit 304 to respond to decreasing dimming levels as indicated by a dimming signal, such as the phase modulated signal VΦ, without decreasing an effective resistance of the PFC LED driver circuit 304.
In at least one embodiment, the PFC controller 302 generates a duty cycle modulated PFC switch control signal CS1 to control a regulated link voltage VC1 of the PFC LED driver circuit 304 and decreases the link voltage VC1 when a duty cycle of the PFC switch control signal CS1 decreases to a value between zero and a duty cycle threshold value DCTH.
Although the present invention has been described in detail, it should be understood that various changes, substitutions and alterations can be made hereto without departing from the spirit and scope of the invention as defined by the appended claims.
This application claims the benefit under 35 U.S.C. § 119(e) and 37 C.F.R. § 1.78 of U.S. Provisional Application No. 60/894,295, filed Mar. 12, 2007 and entitled “Lighting Fixture.” U.S. Provisional Application No. 60/894,295 includes exemplary systems and methods and is incorporated by reference in its entirety. This application claims the benefit under 35 U.S.C. § 119(e) and 37 C.F.R. § 178 of U.S. Provisional Application No. 60/909,458, entitled “Ballast for Light Emitting Diode Light Sources,” inventor John L. Melanson, and filed on Apr. 1, 2007 describes exemplary methods and systems and is incorporated by reference in its entirety. U.S. patent application Ser. No. 12/047,249, now U.S. Pat. No. 7,852,017, entitled “Ballast for Light Emitting Diode Light Sources,” inventor John L. Melanson, and filed on Mar. 12, 2008 describes exemplary methods and systems and is incorporated by reference in its entirety. U.S. patent application Ser. No. 11/926,864, entitled “Color Variations in a Dimmable Lighting Device with Stable Color Temperature Light Sources,” inventor John L. Melanson, and filed on Mar. 31, 2007 describes exemplary methods and systems and is incorporated by reference in its entirety. Referred to herein as Melanson I. U.S. Provisional Application No. 60/909,457, entitled “Multi-Function Duty Cycle Modifier,” inventors John L. Melanson and John Paulos, and filed on Mar. 31, 2007 describes exemplary methods and systems and is incorporated by reference in its entirety. Referred to herein as Melanson II. U.S. patent application Ser. No. 12/047,258, now U.S. Pat. No. 8,018,171, entitled “Multi-Function Duty Cycle Modifier,” inventors John L. Melanson and John Paulos, and filed on Mar. 12, 2008 describes exemplary methods and systems and is incorporated by reference in its entirety. Referred to herein as Melanson III. U.S. patent application Ser. No. 11/695,024, entitled “Lighting System with Lighting Dimmer Output Mapping,” inventors John L. Melanson and John Paulos, and filed on Mar. 31, 2007 describes exemplary methods and systems and is incorporated by reference in its entirety. U.S. patent application Ser. No. 11/864,366, entitled “Time-Based Control of a System having Integration Response,” inventor John L. Melanson, and filed on Sep. 28, 2007 describes exemplary methods and systems and is incorporated by reference in its entirety. Referred to herein as Melanson IV. U.S. patent application Ser. No. 11/967,269, entitled “Power Control System Using a Nonlinear Delta-Sigma Modulator with Nonlinear Power Conversion Process Modeling,” inventor John L. Melanson, and filed on Dec. 31, 2007 describes exemplary methods and systems and is incorporated by reference in its entirety. Referred to herein as Melanson V. U.S. patent application Ser. No. 11/967,275, entitled “Programmable Power Control System,” inventor John L. Melanson, and filed on Dec. 31, 2007 describes exemplary methods and systems and is incorporated by reference in its entirety. Referred to herein as Melanson VI. U.S. patent application Ser. No. 12/047,262, now U.S. Pat. No. 7,804,256, entitled “Power Control System for Voltage Regulated Light Sources,” inventor John L. Melanson, and filed on Mar. 12, 2008 describes exemplary methods and systems and is incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4523128 | Stamm et al. | Jun 1985 | A |
5055746 | Feng-Kang et al. | Oct 1991 | A |
5179324 | Audbert | Jan 1993 | A |
5264761 | Johnson | Nov 1993 | A |
5319301 | Callahan et al. | Jun 1994 | A |
5321350 | Haas | Jun 1994 | A |
5430635 | Liu | Jul 1995 | A |
5604411 | Venkitasubrahmanian et al. | Feb 1997 | A |
5629607 | Callahan et al. | May 1997 | A |
5661645 | Hochstein | Aug 1997 | A |
5691605 | Xia et al. | Nov 1997 | A |
5770928 | Chansky et al. | Jun 1998 | A |
6043635 | Downey | Mar 2000 | A |
6046550 | Ference et al. | Apr 2000 | A |
6091205 | Newman et al. | Jul 2000 | A |
6211624 | Holzer | Apr 2001 | B1 |
6380692 | Newman et al. | Apr 2002 | B1 |
6407514 | Glaser et al. | Jun 2002 | B1 |
6407515 | Hesler | Jun 2002 | B1 |
6486616 | Liu et al. | Nov 2002 | B1 |
6510995 | Muthu et al. | Jan 2003 | B2 |
6621256 | Muratov et al. | Sep 2003 | B2 |
6713974 | Patcharnik et al. | Mar 2004 | B2 |
6858995 | Lee et al. | Feb 2005 | B2 |
6900599 | Ribarich | May 2005 | B2 |
7102902 | Brown et al. | Sep 2006 | B1 |
7164238 | Kazanov | Jan 2007 | B2 |
7180250 | Gannon | Feb 2007 | B1 |
7184937 | Su et al. | Feb 2007 | B1 |
7656103 | Shteynberg et al. | Feb 2010 | B2 |
7719246 | Melanson | May 2010 | B2 |
7728530 | Wang et al. | Jun 2010 | B2 |
7733678 | Notohamiprodjo et al. | Jun 2010 | B1 |
7750580 | Lu et al. | Jul 2010 | B2 |
7759881 | Melanson | Jul 2010 | B1 |
7786711 | Wei et al. | Aug 2010 | B2 |
7872427 | Scianna | Jan 2011 | B2 |
7982415 | Kimura | Jul 2011 | B2 |
8102167 | Irissou et al. | Jan 2012 | B2 |
8115419 | Given et al. | Feb 2012 | B2 |
8169154 | Thompson et al. | May 2012 | B2 |
8212491 | Kost | Jul 2012 | B2 |
8212492 | Lam et al. | Jul 2012 | B2 |
8222832 | Zheng et al. | Jul 2012 | B2 |
8482220 | Melanson | Jul 2013 | B2 |
8487546 | Melanson | Jul 2013 | B2 |
8508147 | Shen | Aug 2013 | B2 |
8536794 | Melanson et al. | Sep 2013 | B2 |
8536799 | Grisamore et al. | Sep 2013 | B1 |
8547034 | Melanson et al. | Oct 2013 | B2 |
8569972 | Melanson | Oct 2013 | B2 |
8610364 | Melanson et al. | Dec 2013 | B2 |
8610365 | King et al. | Dec 2013 | B2 |
8664885 | Koolen et al. | Mar 2014 | B2 |
8716957 | Melanson et al. | May 2014 | B2 |
8749173 | Melanson et al. | Jun 2014 | B1 |
8847515 | King et al. | Sep 2014 | B2 |
20020140371 | Chou et al. | Oct 2002 | A1 |
20040105283 | Schie et al. | Jun 2004 | A1 |
20040212321 | Lys | Oct 2004 | A1 |
20060022648 | Ben-Yaakov et al. | Feb 2006 | A1 |
20060125420 | Boone | Jun 2006 | A1 |
20060208669 | Huynh et al. | Sep 2006 | A1 |
20070182338 | Shteynberg | Aug 2007 | A1 |
20070182347 | Shteynberg | Aug 2007 | A1 |
20080018261 | Kastner | Jan 2008 | A1 |
20080143266 | Langer | Jun 2008 | A1 |
20080192509 | Dhuyvetter et al. | Aug 2008 | A1 |
20080203934 | Van Meurs | Aug 2008 | A1 |
20080205103 | Sutardja et al. | Aug 2008 | A1 |
20080224629 | Melanson | Sep 2008 | A1 |
20080224633 | Melanson | Sep 2008 | A1 |
20080224636 | Melanson | Sep 2008 | A1 |
20090134817 | Jurngwirth et al. | May 2009 | A1 |
20090195186 | Guest et al. | Aug 2009 | A1 |
20090284182 | Cencur | Nov 2009 | A1 |
20100002480 | Huynh et al. | Jan 2010 | A1 |
20100013405 | Thompson et al. | Jan 2010 | A1 |
20100013409 | Quek et al. | Jan 2010 | A1 |
20100066328 | Shimizu et al. | Mar 2010 | A1 |
20100164406 | Kost et al. | Jul 2010 | A1 |
20100213859 | Shteynberg | Aug 2010 | A1 |
20100231136 | Reisenbauer et al. | Sep 2010 | A1 |
20100244726 | Melanson | Sep 2010 | A1 |
20110043133 | Van Laanen et al. | Feb 2011 | A1 |
20110080110 | Nuhfer et al. | Apr 2011 | A1 |
20110084622 | Barrow et al. | Apr 2011 | A1 |
20110084623 | Barrow | Apr 2011 | A1 |
20110115395 | Barrow et al. | May 2011 | A1 |
20110121754 | Shteynberg | May 2011 | A1 |
20110148318 | Shackle et al. | Jun 2011 | A1 |
20110204797 | Lin et al. | Aug 2011 | A1 |
20110204803 | Grotkowski et al. | Aug 2011 | A1 |
20110234115 | Shimizu et al. | Sep 2011 | A1 |
20110266968 | Bordin et al. | Nov 2011 | A1 |
20110291583 | Shen | Dec 2011 | A1 |
20110309759 | Shteynberg et al. | Dec 2011 | A1 |
20110316441 | Huynh | Dec 2011 | A1 |
20120049752 | King et al. | Mar 2012 | A1 |
20120068626 | Lekatsas et al. | Mar 2012 | A1 |
20120098454 | Grotkowski et al. | Apr 2012 | A1 |
20120112651 | King et al. | May 2012 | A1 |
20120133291 | Kitagawa et al. | May 2012 | A1 |
20120286686 | Watanabe et al. | Nov 2012 | A1 |
20130015768 | Roberts et al. | Jan 2013 | A1 |
20130154495 | He | Jun 2013 | A1 |
20130193879 | Sadwick et al. | Aug 2013 | A1 |
20140009082 | King et al. | Jan 2014 | A1 |
Number | Date | Country |
---|---|---|
1421986 | Jun 2003 | CN |
1459216 | Nov 2004 | CN |
1748446 | Mar 2006 | CN |
1843061 | Oct 2006 | CN |
101164383 | Apr 2008 | CN |
101505568 | Aug 2009 | CN |
101707874 | May 2010 | CN |
101835314 | Sep 2010 | CN |
101926222 | Dec 2010 | CN |
1164819 | Dec 2001 | EP |
2257124 | Jan 2010 | EP |
2232949 | Sep 2010 | EP |
2008053181 | Mar 2008 | JP |
2009170240 | Jul 2009 | JP |
9917591 | Apr 1999 | WO |
02096162 | Nov 2002 | WO |
2005115058 | Dec 2005 | WO |
2006079937 | Aug 2006 | WO |
2008029108 | Mar 2008 | WO |
2008112822 | Sep 2008 | WO |
2010011971 | Jan 2010 | WO |
2010035155 | Apr 2010 | WO |
2011008635 | Jan 2011 | WO |
2011050453 | May 2011 | WO |
2011056068 | May 2011 | WO |
2012016197 | Feb 2012 | WO |
2010027493 | Mar 2012 | WO |
Entry |
---|
Amanci, et al, “Synchronization System with Zero-Crossing Peak Detection Algorithm for Power System Applications”, The 2010 International Power Electronics Conference, pp. 2984-2991, Toronto, Ontario, Canada. |
Patterson, James, “Efficient Method for Interfacing Triac Dimmers and LEDs”, National Semiconductor Corp., pp. 29-32, Jun. 23, 2011, USA. |
Vainio, Olli, “Digital Filtering for Robust 50/60 Hz Zero-Crossing Detectors”, IEEE Transactions on Instrumentation and Measurement, vol. 45, No. 2, pp. 426-430, Apr. 1996, University of Santa Barbara, California, USA. |
Azoteq, IQS17 Family, IQ Switch—ProxSense Series, Touch Sensor, Load Control and User Interface, IQS17 Datasheet V2.00.doc, Jan. 2007, pp. 1-51, Azoteq (Pty) Ltd., Paarl, Western Cape, Republic of South Africa . |
Chan, Samuel, et al, Design and Implementation of Dimmable Electronic Ballast Based on Integrated Inductor, IEEE Transactions on Power Electronics, vol. 22, No. 1, Jan. 2007, pp. 291-300, Dept. of Electron. Eng., City Univ. of Hong Kong. |
Rand, Dustin, et al, Issues, Models and Solutions for Triac Modulated Phase Dimming of LED Lamps, Power Electronics Specialists Conference, 2007. PESC 2007. IEEE, Jun. 17-21, 2007, pp. 1398-1404, Boston, MA, USA. |
Gonthier, Laurent, et al, EN55015 Compliant 500W Dimmer with Low-Losses Symmetrical Switches, ST Microelectronics, Power Electronics and Applications, 2005 European Conference, pp. 1-9, Aug. 7, 2006, Dresden. |
Green, Peter, A Ballast That Can Be Dimmed from a Domestic (Phase Cut) Dimmer, International Rectifier, IRPLCFL3 rev.b, pp. 1-12, Aug. 15, 2003, El Segundo, California, USA. |
Hausman, Don, Real-Time Illumination Stability Systems for Trailing-Edge (Reverse Phase Control) Dimmers, Lutron RTISS, Lutron Electronics Co, Dec. 2004, pp. 1-4, Coopersburg, PA, USA. |
Lee, Stephen, et al, A Novel Electrode Power Profiler for Dimmable Ballasts Using DC Link Voltage and Switching Frequency Controls, IEEE Transactions on Power Electronics, vol. 19, No. 3, May 2004, pp. 847-833, City University of Hong Kong. |
Engdahl, Tomi, Light Dimmer Circuits, 1997-2000, www.epanorama.net. |
O'Rourke, Conan, et al, Dimming Electronic Ballasts, National Lighting Product Information Program, Specifier Reports, vol. 7, No. 3, Oct. 1999, pp. 1-24, Troy, NY, USA. |
Supertex Inc, 56W Off-line LED Driver, 120VAC with PFC, 160V, 350mA Load, Dimmer Switch Compatible, DN-H05, pp. 1-20, Jun. 17, 2008, Sunnyvale, California, USA. |
Lutron, Fluorescent Dimming Systems Technical Guide, copyright 2002, Why Different Dimming Ranges, http://www.lutron.com/TechnicalDocumentLibrary/LutronBallastpg3.pdf, p. 3, Coopersburg PA, USA. |
Wu, Tsai-Fu, et al, Single-Stage Electronic Ballast with Dimming Feature and Unity Power Factor, IEEE Transactions on Power Electronics, vol. 13, No. 3, May 1998, pp. 586-597. |
Notice of Allowance dated Oct. 15, 2014, mailed in U.S. Appl. No. 13/917,194, pp. 1-30. |
Terminal Disclaimer Review Decision dated Apr. 16, 2014, mailed in U.S. Appl. No. 13/917,194, p. 1. |
Response to Non Final Office Action dated Dec. 13, 2013, as filed in U.S. Appl. No. 13/917,194 on Apr. 14, 2014, pp. 1-10. |
Non Final Office Action dated Dec. 13, 2013, mailed in U.S. Appl. No. 13/917,194, pp. 1-15. |
Search Report, Chinese Application No. 2013101208093, The State Intellectual Property Office of the People's Republic of China, dated Sep. 16, 2014, pp. 1-2. |
Supertex, Inc., HV9931 Unity Power Factor LED Lamp Driver, pp. 1-7, Sunnyvale, 2005, California, USA. (Per MPEP 609.04(a), Applicant points out that the year of publication is sufficiently earlier than the effective U.S. filing date and any foreign priority date so that the particular month of publication is not in issue.). |
Wang Xiao, Phase Control Dimming of the Dimmable Lighting System, Journal of Wuxi University of Light Industry, Jul. 31, 2000, vol. 19, No. 4, pp. 1-3. The Abstract contains a concise explanation in English and the Search Report identifies the following portions as related to the claims in the Present Application: p. 408, right-hand column, section 2, and figures 5-7. |
Supertex, Inc., HV9931 Unity Power Factor LED Lamp Driver, pp. 1-7, 2005, Sunnyvale, California, USA. (Per MPEP 609.04(a), Applicant points out that the year of publication is sufficiently earlier than the effective U.S. filing date and any foreign priority date so that the particular month of publication is not in issue.). |
First Office Action, Chinese Application No. 2013101208093, The State Intellectual Property Office of the People's Republic of China, dated Sep. 24, 2014, pp. 1-5. |
Number | Date | Country | |
---|---|---|---|
20150173146 A1 | Jun 2015 | US |
Number | Date | Country | |
---|---|---|---|
60909458 | Apr 2007 | US | |
60894295 | Mar 2007 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13917194 | Jun 2013 | US |
Child | 14596617 | US | |
Parent | 13431569 | Mar 2012 | US |
Child | 13917194 | US | |
Parent | 12047269 | Mar 2008 | US |
Child | 13431569 | US |