Linear broadband PNP amplifier

Information

  • Patent Grant
  • 9236840
  • Patent Number
    9,236,840
  • Date Filed
    Thursday, September 4, 2014
    9 years ago
  • Date Issued
    Tuesday, January 12, 2016
    8 years ago
Abstract
A DC-coupled differential amplifier has an output common-mode voltage near the ground reference. A feedback circuit superimposed on a trans-linear loop improves linearity and extends the bandwidth of the basic PNP differential pair.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates to analog circuit design. In particular, the present invention relates to a linear broadband PNP amplifier with a low output common mode voltage.


2. Discussion of the Related Art


There is a need for a DC-coupled differential amplifier with an output common-mode voltage that is below 1 V. Fast and linear pipe-lined analog-to-digital converters (ADCs) built with fine-line CMOS technologies operate at low power supplies (e.g., Vdd=1.8 V). For best dynamic range, the input voltage to such an ADC should be set at half supply (i.e., 0.5×Vdd or 0.9 V). Differential amplifiers used as ADC drivers are generally built using SiGe technology and typically use only NPN transistors as their active elements. In its linear region, such a transistor requires a base-to-emitter voltage (Vbe) of 0.9 V across its base-emitter junction at room temperature. A 0.9 V output common-mode voltage therefore will not support even a simple current source, let alone an amplifier.



FIG. 1 shows PNP differential pair 100 in the prior art, which includes current sources 101-1 and 101-2, PNP transistors Q2B and Q2D, load resistors 102-1 and 102-2 (each having resistance value R2) and resistors 103-1 and 103-2 (each having resistance value R1). The gain in PNP differential pair 100 is set by the resistance values R1 and R2. PNP differential pair 100 provides an output differential signal across terminals 104-1 and 104-2. While PNP differential pair 100 can support an output common-mode voltage near the ground reference, a lower transistor frequency (fT) and a lower common-emitter current gain (β), as compared to an NPN transistor, limit both bandwidth and linearity.


U.S. Pat. No. 4,731,588, to Addis et al., entitled “Gain Selectable Amplifier with Resonance Compensation,” issued on Mar. 15, 1988, and U.S. Pat. No. 5,307,024 to Metz et al., entitled “Linearized level-shifting amplifier,” issued on Apr. 26, 1994, disclose voltage feedback linearization techniques. However, these feedback linearization techniques are not applicable to PNP differential amplifiers when its linearity is limited by the lower current gain (β). The textbook “Analogue IC Design: The Current-mode Approach,” by C. Toumazou, F. J. Lidgey, and D. Haigh, Circuits, Devices and Systems, Peregrinus, 1993, pp. 11-21, suggests current-mode techniques which overcome this limitation.


SUMMARY

According to one embodiment of the present invention, a differential amplifier includes a differential pair, and a trans-linear loop and a feedback loop on each side of the differential pair. Each trans-linear loop includes transistors that, together with the corresponding input transistor of the differential pair, form a closed loop of base-emitter junctions. In addition, each trans-linear loop also includes a current source designed such that the ratio of the currents carried in that current source and in a corresponding current source of the differential pair are substantially the same as the ratio of the emitter area of one of the transistors in the trans-linear loop and the emitter area of the corresponding input transistor of the differential pair. The trans-linear loops allow the differential amplifier to operate at a common mode voltage that is close to the ground reference. Each feedback loop compensates the corresponding trans-linear loop for changes in the base current in the corresponding input transistor of the differential pair to ensure linearity in the differential amplifier over a wide bandwidth.


The present invention is better understood upon consideration of the detailed description below in conjunction with the accompanying drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 shows PNP differential pair 100 in the prior art.



FIG. 2 shows DC-coupled differential amplifier 200, in accordance with one embodiment of the present invention.



FIG. 3 shows trans-linear loop 300, comprising the elements of the trans-linear loop on the side of PNP transistor Q2B of PNP differential pair 100.



FIG. 4 shows feedback loop 400, comprising the elements of the feedback loop on the side of PNP transistor Q2B of PNP differential pair 100.





To facilitate cross-referencing among the figures, like elements are assigned like reference numerals in the figures.


DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS


FIG. 2 shows DC-coupled differential amplifier 200, in accordance with one embodiment of the present invention. DC-coupled differential amplifier 200 has an output common-mode voltage near the ground reference. As shown in FIG. 2, differential amplifier 200 includes PNP differential pair 100, and additional components. The gain in DC-coupled differential amplifier 200 is also set by the resistance values R1 and R2 of resistors 102-1, 102-2, 103-1 and 103-3, respectively. The additional components form a trans-linear loop and a feedback loop on each side of PNP differential pair 100.



FIG. 3 shows trans-linear loop 300, comprising the elements of the trans-linear loop on the side of PNP transistor Q2B of PNP differential pair 100. As shown in FIG. 3, NPN transistor Q1A, PNP transistor Q2A, PNP transistor Q2B, and NPN transistor Q1B form a closed loop of base-to-emitter junctions. By design, transistor Q2A has an emitter area e and transistor Q2B has an emitter area Ne, where N is an integer (e.g., 5). Current sources 101-1 and 201-1 are designed to provide currents of values I0 and (N+1)I0, respectively, so as maintain the current densities of transistors Q2A and Q2B substantially the same. Thus, trans-linear loop 300 imposes the following constraints on DC-coupled differential amplifier 200:

Vbe,1A+Vbe,2A=Vbe,2B+Vbe,1B
J1A×J2A=J1B×J2B

where Vbe,1A, Vbe,2A, Vbe,2B, and Vbe,1B are the base-emitter voltage in transistors Q1A, Q2A, Q2B and Q1B, respectively; J1A, J2A, J1B, and J2B are the current densities in the emitters of transistors Q1A, Q2A, Q1B, and Q2B, respectively. The emitter current density is given by the ratio of emitter current IE to emitter area A. The same operation is expected of the trans-linear loop on the side of PNP transistor Q2D of PNP differential pair 100.



FIG. 4 shows feedback loop 400, comprising the elements of the feedback loop on the side of PNP transistor Q2B of PNP differential pair 100. As shown in FIG. 4, feedback loop 400 comprises PNP transistor Q2A, current source 201-1, PNP transistor Q2B, and NPN Q3A. Transistor Q3A compensates for any changes in the base current in transistor Q2B, which tracks changes in the load current. If changes in the base current of transistor Q2B are not compensated, the linearity of DC-coupled differential amplifier 200 would be limited. The same operation is expected of the feedback loop on the side of PNP transistor Q2D of PNP differential pair 100.


The above detailed description is provided to illustrate the specific embodiment of the present invention and is not intended to be limiting. Numerous variations and modifications within the scope of the present invention are possible. The present invention is set forth in the accompanying claims.

Claims
  • 1. A differential amplifier, comprising: a differential pair comprising a first transistor and a second transistor, and a first current source and a second current source, the first current source and second current source providing a collector-emitter current of the first transistor and a collector-emitter current of the second transistor, respectively;a first trans-linear loop and a second trans-linear loop coupled to a base terminal and an emitter terminal of the first transistor and a base terminal and an emitter terminal of the second transistor, respectively, wherein each trans-linear loop comprises: a third transistor, a fourth transistor and a fifth transistor, connected such that a corresponding one of the first transistor and the second transistor, the third transistor, the fourth transistor and the fifth transistor form a closed loop of base-emitter junctions; anda third current source, wherein a current in a corresponding one of the first current source and the second current source and a current in the third current source are provided in substantially the same ratio as an area of the emitter terminal of the corresponding one of the first transistor and the second transistor to an area of an emitter terminal of the fifth transistor; anda first feedback loop and a second feedback loop coupled to the base and the emitter terminals of the first transistor and the base and the emitter terminals of the second transistor, respectively, wherein each feedback loop comprising a sixth transistor having a base terminal connected to a collector terminal of the fifth transistor of the corresponding one of the first trans-linear loop and the second trans-linear loop and a collector terminal connected to an emitter terminal of the fourth transistor of the corresponding one of the first trans-linear loop and the second trans-linear loop.
  • 2. The differential amplifier of claim 1, wherein the first transistor, the second transistor and the fifth transistor of each of the first trans-linear loop and the second trans-linear loop are PNP transistors.
  • 3. The differential amplifier of claim 2, wherein the third transistor and the fourth transistor of each of the first trans-linear loop and the second trans-linear loop are NPN transistors.
  • 4. The differential amplifier of claim 3, wherein the sixth transistor is a NPN transistor.
US Referenced Citations (9)
Number Name Date Kind
4731588 Addis et al. Mar 1988 A
5307024 Metz et al. Apr 1994 A
5483194 Genest Jan 1996 A
5684431 Gilbert Nov 1997 A
7342451 Brueske Mar 2008 B2
20070018725 Morikawa Jan 2007 A1
20070030070 Brueske Feb 2007 A1
20100246858 Enjalbert Sep 2010 A1
20140139289 Draxelmayr May 2014 A1
Non-Patent Literature Citations (1)
Entry
C. Toumazou, F. J. Lidgey, and D. Haigh, Analogue IC Design: The Current-mode Approach, textbook, Circuits, Devices and Systems, Peregrinus, 1993, pp. 1-3 & 11-21.