1. Field of the Invention
The present invention relates to analog circuit design. In particular, the present invention relates to a linear broadband PNP amplifier with a low output common mode voltage.
2. Discussion of the Related Art
There is a need for a DC-coupled differential amplifier with an output common-mode voltage that is below 1 V. Fast and linear pipe-lined analog-to-digital converters (ADCs) built with fine-line CMOS technologies operate at low power supplies (e.g., Vdd=1.8 V). For best dynamic range, the input voltage to such an ADC should be set at half supply (i.e., 0.5×Vdd or 0.9 V). Differential amplifiers used as ADC drivers are generally built using SiGe technology and typically use only NPN transistors as their active elements. In its linear region, such a transistor requires a base-to-emitter voltage (Vbe) of 0.9 V across its base-emitter junction at room temperature. A 0.9 V output common-mode voltage therefore will not support even a simple current source, let alone an amplifier.
U.S. Pat. No. 4,731,588, to Addis et al., entitled “Gain Selectable Amplifier with Resonance Compensation,” issued on Mar. 15, 1988, and U.S. Pat. No. 5,307,024 to Metz et al., entitled “Linearized level-shifting amplifier,” issued on Apr. 26, 1994, disclose voltage feedback linearization techniques. However, these feedback linearization techniques are not applicable to PNP differential amplifiers when its linearity is limited by the lower current gain (β). The textbook “Analogue IC Design: The Current-mode Approach,” by C. Toumazou, F. J. Lidgey, and D. Haigh, Circuits, Devices and Systems, Peregrinus, 1993, pp. 11-21, suggests current-mode techniques which overcome this limitation.
According to one embodiment of the present invention, a differential amplifier includes a differential pair, and a trans-linear loop and a feedback loop on each side of the differential pair. Each trans-linear loop includes transistors that, together with the corresponding input transistor of the differential pair, form a closed loop of base-emitter junctions. In addition, each trans-linear loop also includes a current source designed such that the ratio of the currents carried in that current source and in a corresponding current source of the differential pair are substantially the same as the ratio of the emitter area of one of the transistors in the trans-linear loop and the emitter area of the corresponding input transistor of the differential pair. The trans-linear loops allow the differential amplifier to operate at a common mode voltage that is close to the ground reference. Each feedback loop compensates the corresponding trans-linear loop for changes in the base current in the corresponding input transistor of the differential pair to ensure linearity in the differential amplifier over a wide bandwidth.
The present invention is better understood upon consideration of the detailed description below in conjunction with the accompanying drawings.
To facilitate cross-referencing among the figures, like elements are assigned like reference numerals in the figures.
Vbe,1A+Vbe,2A=Vbe,2B+Vbe,1B
J1A×J2A=J1B×J2B
where Vbe,1A, Vbe,2A, Vbe,2B, and Vbe,1B are the base-emitter voltage in transistors Q1A, Q2A, Q2B and Q1B, respectively; J1A, J2A, J1B, and J2B are the current densities in the emitters of transistors Q1A, Q2A, Q1B, and Q2B, respectively. The emitter current density is given by the ratio of emitter current IE to emitter area A. The same operation is expected of the trans-linear loop on the side of PNP transistor Q2D of PNP differential pair 100.
The above detailed description is provided to illustrate the specific embodiment of the present invention and is not intended to be limiting. Numerous variations and modifications within the scope of the present invention are possible. The present invention is set forth in the accompanying claims.
Number | Name | Date | Kind |
---|---|---|---|
4731588 | Addis et al. | Mar 1988 | A |
5307024 | Metz et al. | Apr 1994 | A |
5483194 | Genest | Jan 1996 | A |
5684431 | Gilbert | Nov 1997 | A |
7342451 | Brueske | Mar 2008 | B2 |
20070018725 | Morikawa | Jan 2007 | A1 |
20070030070 | Brueske | Feb 2007 | A1 |
20100246858 | Enjalbert | Sep 2010 | A1 |
20140139289 | Draxelmayr | May 2014 | A1 |
Entry |
---|
C. Toumazou, F. J. Lidgey, and D. Haigh, Analogue IC Design: The Current-mode Approach, textbook, Circuits, Devices and Systems, Peregrinus, 1993, pp. 1-3 & 11-21. |