Claims
- 1. A buffer, comprising:
a source-follower transistor adapted to generate an output signal from an input signal; a replica transistor adapted to generate a replica signal from the input signal; and a level shifting circuit that provides a level-shifted replica signal at a terminal of the source-follower transistor.
- 2. The buffer of claim 1, wherein the level shifting circuit includes:
a resistor that is coupled to the replica transistor; and a current source having a first terminal that is coupled to the resistor and the terminal of the source-follower transistor, and a second terminal that is coupled to a ground node.
- 3. The buffer of claim 1, wherein the level-shifted replica signal is shifted by a constant voltage with respect to the output signal so that the source-follower transistor is in saturation.
- 4. The buffer of claim 1, wherein the source-follower transistor is a P-channel metal oxide semiconductor transistor (MOSFET).
- 5. An interface circuit for producing an output signal from an input signal and a reference signal, wherein the output signal has an output direct current (dc) voltage level that is substantially equal to a dc voltage level of the reference signal, the interface circuit comprising:
a level translation module adapted to generate an input level control signal from the reference signal; a level adjustment module adapted to produce an adjusted buffer input signal from the input signal, wherein the adjusted buffer input signal has a dc voltage level that is substantially equal to a dc voltage level of the input level control signal; and a buffer adapted to generate the output signal from the adjusted buffer input signal.
- 6. The interface circuit of claim 5, wherein said level translation module comprises:
a replica buffer adapted to generate a replica buffer output signal from the input level control signal; and a difference amplifier having a positive input terminal adapted to receive the reference signal, a negative input terminal adapted to receive the replica buffer output signal, and an output terminal adapted to generate the input level control signal.
- 7. The interface circuit of claim 6, wherein the difference amplifier is an operational amplifier (op-amp).
- 8. The interface circuit of claim 6, wherein the buffer and the replica buffer both operate with substantially equal offsets.
- 9. The interface circuit of claim 5, wherein the output signal and the input signal are each single-ended signals.
- 10. The interface circuit of claim 9, wherein the buffer comprises:
a source-follower transistor adapted to generate the output signal from the adjusted buffer input signal; a replica transistor adapted to generate a replica signal from the adjusted buffer input signal; and a level shifting circuit that provides a level-shifted replica signal at a terminal of the source-follower transistor.
- 11. The interface circuit of claim 5, wherein the output signal and the input signal are each differential signals.
- 12. The interface circuit of claim 11, wherein the buffer comprises:
a source-follower transistor adapted to generate the output signal from the adjusted buffer input signal; a replica transistor adapted to generate a replica signal from the adjusted buffer input signal; and a level shifting circuit that provides a level-shifted replica signal at a terminal of the source-follower transistor.
- 13. The interface circuit of claim 5, wherein the buffer comprises a damping circuit.
- 14. The circuit of claim 13, wherein the damping circuit comprises a low pass filter.
- 15. A circuit, comprising:
a buffer; a sampling circuit having a switch; and a damping circuit coupled between the buffer and the sampling circuit; wherein the damping circuit is adapted to reduce charge glitches when the switch closes.
- 16. The circuit of claim 15, wherein the damping circuit comprises a low pass filter.
- 17. The circuit of claim 16, wherein the low pass filter is an RC low pass filter.
- 18. The circuit of claim 15, wherein the buffer comprises:
a source-follower transistor adapted to generate an output signal from an input signal; a replica transistor adapted to generate a replica signal from the input signal; and a level shifting circuit that provides a level-shifted replica signal at a terminal of the source-follower transistor.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This patent application claims priority to and is entitled to the benefit of:
[0002] 1. Provisional Patent Application Ser. No. 60/232,177 (Attorney Docket No. 1875.0840000), filed Sep. 11, 2000 entitled “Linear Buffer Circuit;” and
[0003] 2. Provisional Patent Application Ser. No. 60/232,182 (Attorney Docket No. 1875.0890000), filed Sep. 11, 2000 entitled “SLIC Interface with Linear Buffer Circuit.”
[0004] These provisional applications are incorporated herein by reference in their entirety.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60232177 |
Sep 2000 |
US |
|
60232182 |
Sep 2000 |
US |