This application claims the benefit of CN application No. 202011136631.8 filed on Oct. 21, 2020 and incorporated herein by reference.
This disclosure relates generally to electrical circuit, and more particularly but not exclusively relates to a linear charger with increased Rdson transistor and associated charge method.
As battery-powered devices become more compact and have more power-consuming features, the space left for batteries becomes more and more limited. In addition, most batteries are not removable, so the long working hours and working efficiency of battery-powered devices, has become a top priority. To improve the portability and make the device wearable, higher battery-capacity auxiliary charging devices are used in such as mobile power for smartphones, charging cases for earbuds and e-cigarettes.
Due to increased demand for portable device performance and conflicts between battery size and capacity, auxiliary charging devices require a more compact design (smaller size) and higher efficiency (longer working hours), and other devices such as charging cases have the same requirements.
In accomplishing the above and other objects, there has been provided a charge method for a linear charger in accordance with an embodiment of the present invention. The linear charger has a first transistor coupled between an input node and a system node and a second transistor coupled between the system node and a battery, receives an input voltage and provides a system voltage for a load and a charge current to charge the battery. The charge method comprises: at a first charge stage, pre-charging the battery with a first value of the charge current until the battery voltage increases to a first threshold voltage; at a second charge stage, charging the battery with a second value of the charge current, wherein the battery voltage continues to increase, and wherein the first value is less than the second value; at a third charge stage, the charge current decreases from the second value to a third value and the battery voltage is increased to a second threshold voltage, wherein the third value is higher than a first value; and at a fourth charge stage, decreasing the charge current to a fourth value and keeping the battery voltage at the second threshold voltage.
There has been provided a linear charger for providing a system voltage to a load and providing a charge current to charge a battery in accordance with an embodiment of the present invention. The linear charger has a first transistor and second transistor. The first transistor has a first terminal to receive an input voltage and a second terminal coupled to the load. The second transistor is coupled between the second terminal of the first transistor and the rechargeable battery. The second transistor is configured to operate in a pre-charge mode at a first charge stage, operate in a constant current charge mode at a second charge stage, operate in a current reduction mode at a third charge stage, and operate in a constant voltage charge mode at a fourth charge stage.
There has been provided a charge method for providing a system voltage to a load and providing a charge current to charge a battery, in accordance with an embodiment of the present invention. The charge method comprises: at a first charge stage, pre-charging the battery with a first value of the charge current until the battery voltage is increased to a first threshold voltage; at a second charge stage, charging the battery with a second value of the charge current for continuing to increase the battery voltage, wherein the second value is higher than the first value; at a third charge stage, the charge current decreases from second value until the battery voltage is increased to a second threshold; and at a fourth charge stage, decreasing the charge current to a fourth value and keeping the battery voltage at the second threshold voltage.
The following detailed description of various embodiments of the present invention can best be understood when read in conjunction with the following drawings, in which the features are not necessarily drawn to scale but rather are drawn as to best illustrate the pertinent features.
Various embodiments of the present invention will now be described. In the following description, some specific details, such as example circuits and example values for these circuit components, are included to provide a thorough understanding of the embodiments. One skilled in the relevant art will recognize, however, that the present invention can be practiced without one or more specific details, or with other methods, components, materials, etc. In other instances, well-known structures, materials, processes or operations are not shown or described in detail to avoid obscuring aspects of the present invention.
Throughout the specification and claims, the term “coupled,” as used herein, is defined as directly or indirectly connected in an electrical or non-electrical manner. The terms “a,” “an,” and “the” include plural reference, and the term “in” includes “in” and “on”. The phrase “in one embodiment,” as used herein does not necessarily refer to the same embodiment, although it may. The term “or” is an inclusive “or” operator, and is equivalent to the term “and/or” herein, unless the context clearly dictates otherwise. The term “based on” is not exclusive and allows for being based on additional factors not described, unless the context clearly dictates otherwise. The term “circuit” means at least either a single component or a multiplicity of components, either active and/or passive, that are coupled together to provide a desired function. The term “signal” means at least one current, voltage, charge, temperature, data, or other signal. Where either a field effect transistor (“FET”) or a bipolar junction transistor (“BJT”) may be employed as an embodiment of a transistor, the scope of the words “gate”, “drain”, and “source” includes “base”, “collector”, and “emitter”, respectively, and vice versa. Those skilled in the art should understand that the meanings of the terms identified above do not necessarily limit the terms, but merely provide illustrative examples for the terms.
The battery-powered device used in the earbud charging box includes a linear charger with integrated power path management.
The power path management is used to automatically select an input power source, a battery, or both to provide continuous power supply to the system load 101. As shown in
In a tradition application, the input node IN of the linear charger 100 is coupled to the USB interface to receive an input voltage Vin of 5V, a system voltage Vsys at the system node SYS is regulated to be 4.65V for supplying the system load 101, and the battery voltage VBATT is kept at 4.4V after the battery is fully charged. A charge profile in the tradition application includes three charge stages: a pre-charge charge stage, a constant current (CC) charge stage and a constant voltage (CV) charge stage, as shown in
As shown in
At the CC charge stage, the battery is charged quickly at a constant charge current ICHG that equals to a current reference ICC, the battery voltage VBATT increases to a second threshold voltage VBAT_REG before entering the CV charge stage.
At the CV charge stage, the charge current ICHG is decreased gradually and the battery voltage VBATT is kept at the second threshold voltage VBATT_REG until the charge current ICHG is decreased to reach the current threshold ITERM which is called termination current. The CV charge stage ends, the battery is nearly full, and the charging process is complete.
According to the above prior charge process, both the first transistors Q1 and the second transistor Q2 operate in its saturation region at the three charge stages discussed above.
As the development of technology and applications, in order to improve the efficiency of the linear charger 100 shown in
For the linear charger 100 shown in
However, if the solution to reduce the on-resistance of the first transistor Q1 is used, there are some deficiencies including the following: the size of the first transistor Q1 increases, and the overall size of the linear charger 100 (i.e., integrated chip) increase. In addition, the input quiescent current becomes higher and the manufacture cost also become higher.
As discussed in more detail below, the present invention has recognized that increasing on-resistance of the first transistor Q1 shown in
Compared to the traditional solution shown in
In one embodiment, the on-resistance of the first transistor Q11 is ten times the on-resistance of the second transistor Q2, for example, the on-resistance of the first transistor Q11 is 1Ω, the on-resistance of the second transistor Q2 is 100 mΩ.
At the first charge stage, i.e. the pre-charge stage, the fully discharged battery 102 is pre-charged with a small current IPRE as the charge current ICHG and the system voltage Vsys increases to a first threshold voltage VBAT_PRE before entering the second charge stage.
At the second charge stage, i.e. the CC charge stage, the battery 102 is charged quickly at the constant charge current ICHG that equals to a current reference ICC, the battery voltage VBATT continues to increase. The second transistor Q2 operate in regulation mode (i.e., the saturation and light linear region) at the second charge stage.
Subsequently, at the third charge stage, due to the increasing on-resistance of the first transistor Q11, the charge current ICHG is gradually and automatically decreased, for example, from the current reference ICC to be a smaller value, the battery voltage VBATT continues to increase to the second threshold voltage VBAT_REG before entering the fourth charge stage. The second transistor Q2 operate in fully on mode (i.e., ohmic region) during the third CV charge stage. It should be noted that the linear charger 100a and the second transistor Q2 enters the third charge stage naturally and no trigger conditions are required.
At the fourth charge stage, i.e., the CV charge stage, the charge current ICHG is decreased gradually and the battery voltage VBATT is kept at the second threshold voltage VBATT_REG until the charge current ICHG is decreased to reach the current threshold ITERM. The CV charge stage ends, the battery 102 is nearly full.
In the above first to fourth charge stage shown in
In one embodiment, the first transistor Q11 and the second transistor Q2 shown in
The ohmic region of the FET transistor (also called the linear region) is the region where the drain current, ID, has a linear response to changes in the drain-source voltage, VDS, which mimics the linear response that would be obtained from Ohm's Law. And the Ohmic Region is the only region on a FET transistor Characteristics curve where there is a linear response in current from changes in the voltage.
By comparing with the tradition charge profile shown in
At step 301, the linear charger starts to operate and enters into a first charge stage of the battery charge process.
At step 302, the battery is pre-charged with a first value of the charge current and the battery voltage increases.
At step 303, the battery voltage increase to a first threshold voltage VBATT_PRE before entering the next step 304. Wherein the steps 302 and 303 form the first charge stage, pre-charge stage.
At step 304, the battery is charged with a second value of the charge current, the battery voltage continues to increase, wherein the first value is less than the second value. The step 304 is a second charge stage of the battery charge process, is the constant current charge stage.
At step 305, the charge current starts to decrease from the second value, the battery voltage continues to increase. in one embodiment, the charge current decreases from the second value to a third value, and the third value is higher than the first value.
At step 306, the battery voltage increased to a second threshold voltage before entering stage 307. Steps 305 and 306 construct a third charge stage, i.e., the current reduction charge stage.
At step 307, the charge current continues to decrease until reaching the termination current ITERM, the battery voltage is kept at a second threshold voltage. The charge current is decreased to a fourth value before entering the step 308.
At step 308, the battery charge process ends.
In one embodiment, the first transistor operates in ohmic region at the first charge stage to the fourth charge stage. The second transistor is configured to operate in ohmic region at the third charge stage.
In another embodiment, a charge method for providing a charge current to a rechargeable battery is used. The charge method comprises: at a first charge stage, pre-charging the battery with a first value of the charge current until the battery voltage is increased to a first threshold voltage; at a second charge stage, charging the battery with a second value of the charge current to increase the battery voltage, wherein the second value is higher than the first value; at a third charge stage, decreasing the charge current from second value until the battery voltage is increased to a second threshold voltage; and at a fourth charge stage, decreasing the charge current to a fourth value and keeping the battery voltage at the second threshold voltage. In one embodiment, a second transistor coupled a terminal of the battery operates in ohmic region at the third charge stage.
In the embodiments of the present invention, the difference between the input voltage and the system voltage is decreased, the charge process to the battery is expanded to be the pre-charge charge stage, the constant current charge stage, the current reduction charge stage and the constant voltage charge stage. Wherein at the current reduction charge stage, the charge current flowing into the battery decreases, and the battery voltage continues to increase until the battery voltage reaches the second threshold voltage before entering the constant voltage charge stage. It not only improves the charging curve, but also reduces the quiescent current, achieving a more compact design and lower BOM cost, with outstanding efficiency performance.
In this document, relational terms such as first and second, and the like may be used solely to distinguish one entity or action from another entity or action without necessarily requiring or implying any actual such relationship or order between such entities or actions. Numerical ordinals such as “first,” “second,” etc. simply denote different singles of a plurality and do not imply any order or sequence unless specifically defined by the claim language. The sequence of the text in any of the claims does not imply that process steps must be performed in a temporal or logical order according to such sequence unless it is specifically defined by the language of the claim. The process steps may be interchanged in any order without departing from the scope of the invention as long as such an interchange does not contradict the claim language and is not logically nonsensical.
Obviously many modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims the invention may be practiced otherwise than as specifically described. It should be understood, of course, the foregoing disclosure relates only to a preferred embodiment (or embodiments) of the invention and that numerous modifications may be made therein without departing from the spirit and the scope of the invention as set forth in the appended claims. Various modifications are contemplated and they obviously will be resorted to by those skilled in the art without departing from the spirit and the scope of the invention as hereinafter defined by the appended claims as only a preferred embodiment(s) thereof has been disclosed.
Number | Date | Country | Kind |
---|---|---|---|
202011136631.8 | Oct 2020 | CN | national |