The disclosed embodiments generally relate high-speed signaling and more specifically to a linear equalizer.
The disclosed embodiments relate to the design of a linear equalizer, for example, such as one included in a receiver of an integrated circuit device, that supports low-power, high-speed data transfers across a communication channel. This linear equalizer contains a passive network that facilitates high-speed data transfers by providing selective frequency peaking in a frequency range associated with a falling edge at a higher end of a frequency response of the channel. Hence, the passive network effectively provides high-frequency gain, while lower frequency components are untouched.
The linear equalizer, in an embodiment, also includes a level shifter coupled between the channel and the passive network, wherein the level shifter is an active component that provides amplification and/or voltage level-shifting. Moreover, power from the level shifter is used to facilitate the selective frequency peaking of the passive network. In this way, level-shifting power is recycled to perform equalization operations for communications across the channel.
This passive network, in an embodiment, is designed to provide constant peaking across different process, voltage and temperature (PVT) conditions. Moreover, there is no need for calibration because the passive network uses a ratio between passive components (e.g., resistors) instead of active components to facilitate the peaking. Moreover, the passive network can be used without a level shifter in applications where there exists a very sensitive receiver and no gain or level shifting is required. However, in other embodiments, the passive network is combined with a level shifter that recycles power to facilitate the peaking as is described in more detail below.
In some embodiments, the level shifter includes a transconductance device, wherein the transconductance device is biased with respect to a conductance component of the passive network through a feedback mechanism, and wherein the biasing facilitates constant peaking across a frequency range of interest.
In some embodiments, the passive network implements a second order (or higher) filter. For example, the second order filter can be an RC filter, or alternatively, an equivalent RL filter. (The equivalent RL filter can be obtained by generating a Thevenin equivalent RL filter from the RC filter.) More generally, the passive network can include a second order, third order, or higher filter comprised of passive components, such as resistive, capacitive and inductive components. In some embodiments (such as the embodiment illustrated in
Hence, the above-described system provides: (1) improved power efficiency; (2) precise gain characteristics in the presence of PVT variations; and (3) constant peaking in a high-frequency range (e.g., from 16 GHz to 32 GHz). Note that the precision (which is related to calibration) and the power efficiency are somewhat independent. The power efficiency results from combining level-shifting and filtering functions in one block, whereas the precision results from controlling the peaking by using resistive ratios which remain relatively constant over a range of PVT values.
Implementation details for this linear equalizer are described in more detail below, but first we describe a system that uses the linear equalizer.
System
This receiver 110 includes a linear equalizer comprising a combined passive network and level shifter as will be described in more detail below. However, note that the passive network can also be incorporated into a transmitter, such as transmitter 106, to facilitate equalization operations. This linear equalizer circuit is described in more detail below.
The system 100 illustrated in
Linear Equalizer
The passive network comprises first impedance network 206 connected in series with a second impedance network 208 between VDD and the transconductance device Gm 202. Moreover, the first impedance network comprises a resistive element RL connected in parallel with an output load capacitance CL, and the second impedance network comprises a resistive element RZ connected in parallel with a capacitance CZ. Finally, the output of the equalizer Vout is taken from a junction between the first impedance network and the second impedance network. During high-frequency operation, the passive network (comprising the first impedance network 206 and the second impedance network 208) has a lower resistance. Consequently, most of the current pulled by current source Gm 202 flows through the passive network. Moreover, RZ and CZ are sized so that the second impedance network 208 is effectively shorted at higher frequencies. Hence, at higher frequencies, the passive network effectively “steals” the current going to the output load RD and uses this current to boost the gain of the equalizer.
Frequency Response
More-Detailed Schematic
Biasing Circuit
The gain of the voltage-controlled current source comprised of transistors 505 and 506 coupled to resistance R can be expressed as gain=gm×R. Moreover, biasing block 501 within biasing circuitry 502 is configured so that the gain of biasing block 501 is 1/Rg. The rest of biasing circuitry 502 outside of biasing block 501 acts as a current mirror which generates an equivalent gain for transistors 505 and 506 with respect to a reference voltage VREF. Using this voltage reference VREF reduces common-mode voltage problems. Finally, note that if Rg is set to be equivalent to R, the gain through transistors 505 and 506 will be relatively flat. Hence, Rg functions as a “replica load” which can be matched with R to achieve the desired flat gain. Note that the optimal resistance value Rg can be determined empirically for a specific implementation and application, and then the circuit can be configured with this optimal value.
Differential Version
Operations Involved in Equalization
PVT Variations
In accordance with various embodiments presented herein, a linear equalizer effectively provides a no-power solution with ideal power savings as well as accurate and robust performance over a range of PVT parameters. The linear equalizer may be suited for an integrated circuit transmitter or receiver in, for example, mobile compute, or other applications. The linear equalizer employs a passive network including, but not limited to, resistors and capacitors, to effectively equalize the received signal (e.g., without requiring calibration for active components). The linear equalizer also includes a level shifter that provides amplification and/or voltage level-shifting functions, wherein power from the level shifter is used to facilitate the selective frequency peaking of the passive network. In this way, the system effectively recycles the level-shifting power to perform equalization operations for communications across the channel.
The preceding description was presented to enable any person skilled in the art to make and use the disclosed embodiments, and is provided in the context of a particular application and its requirements. Various modifications to the disclosed embodiments will be readily apparent to those skilled in the art, and the general principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the disclosed embodiments. Thus, the disclosed embodiments are not limited to the embodiments shown, but are to be accorded the widest scope consistent with the principles and features disclosed herein. Accordingly, many modifications and variations will be apparent to practitioners skilled in the art. Additionally, the above disclosure is not intended to limit the present description. The scope of the present description is defined by the appended claims.
Also, some of the above-described methods and processes can be embodied as code and/or data, which can be stored in a computer-readable storage medium as described above. When a computer system reads and executes the code and/or data stored on the computer-readable storage medium, the computer system performs the methods and processes embodied as data structures and code and stored within the computer-readable storage medium. Furthermore, the methods and apparatus described can be included in, but are not limited to, application-specific integrated circuit (ASIC) chips, field-programmable gate arrays (FPGAs), and other programmable-logic devices.
This application claims priority to U.S. Provisional Application No. 61/441,049, entitled “Linear Equalizer with Passive Network and Embedded Level Shifter,” by inventors Kambiz Kavlani, Jason chia-Jen Wei and Farshid Aryanfar, filed 9 Feb. 2011, the contents of which are incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
5124673 | Hershberger | Jun 1992 | A |
5963110 | Ihara et al. | Oct 1999 | A |
6724839 | Chan et al. | Apr 2004 | B1 |
7199615 | Stojanovic et al. | Apr 2007 | B2 |
7586987 | Vorenkamp et al. | Sep 2009 | B2 |
7656939 | Gondi et al. | Feb 2010 | B2 |
20040071219 | Vorenkamp et al. | Apr 2004 | A1 |
20050078780 | Chou et al. | Apr 2005 | A1 |
20060088086 | Gondi et al. | Apr 2006 | A1 |
20060088087 | Gondi et al. | Apr 2006 | A1 |
20070230640 | Bryan et al. | Oct 2007 | A1 |
20080238588 | Yeung et al. | Oct 2008 | A1 |
20080304557 | Hollis | Dec 2008 | A1 |
20100019848 | Rossi | Jan 2010 | A1 |
20100046683 | Beukema et al. | Feb 2010 | A1 |
20100141340 | Huang et al. | Jun 2010 | A1 |
20100266006 | Werner et al. | Oct 2010 | A1 |
20120106539 | Ferraiolo et al. | May 2012 | A1 |
20120133414 | Zhuang | May 2012 | A1 |
20120263223 | Rajaee et al. | Oct 2012 | A1 |
Entry |
---|
Kaviani, et al. “A 0.4mW/Gb/s 16Gb/s Near-Ground Receiver Front-End with Replica Transconductance Termination Calibration”, 2012 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), pp. 132-134, Session 7, Feb. 19-23, 2012. 3 pages. |
Number | Date | Country | |
---|---|---|---|
20120200375 A1 | Aug 2012 | US |
Number | Date | Country | |
---|---|---|---|
61441049 | Feb 2011 | US |