Claims
- 1. A bias circuit for a radio frequency linear power amplifier operating in an output frequency band, having an output transistor 1, comprising:
(a) an input 2, 2a, 2b, for selecting one of a plurality of operating modes, said operating modes differing in at least a quiescent current of the output transistor 1; (b) a thermally responsive element 36, 37, 31, 38, 59, 60, 61 for sensing a temperature; (c) a circuit 18, 20 for biasing the output transistor 1, receiving said selecting input and incorporating said thermally responsive element, for maintaining linear performance in each of said modes over a range of temperatures; and (d) a filter 6, 41, 42, 43 for an attenuating a frequency outside the output frequency band.
- 2. The bias circuit according to claim 1, wherein a transistor bias impedance is optimized to reduce noise while maintaining linearity.
- 3. The bias circuit according to claim 1, wherein the output transistor is a heterojunction bipolar transistor.
- 4. The bias circuit according to claim 1, wherein the output transistor is a Gallium Arsenide transistor.
- 5. The bias circuit according to claim 1, wherein the output transistor is an Indium Phosphide transistor.
- 6. The bias circuit according to claim 1, wherein the output transistor is a formed of a group III-V semiconductor.
- 7. The bias circuit according to claim 1, wherein said filter comprises a second harmonic trap for attenuating second harmonics of a signal amplified by the output transistor.
- 8. The bias circuit according to claim 1, wherein said filter comprises a second harmonic trap comprising a circuit whose operational characteristics depend on a self inductance of a capacitor 7.
- 9. The bias circuit according to claim 1, wherein said filter comprises a second harmonic trap whose frequency characteristics depend on a self inductance of a capacitor 7 resonating with a main inductor.
- 10. The bias circuit according to claim 1, wherein said thermally responsive element 36, 37, 31 comprises one or more bipolar semiconductor junctions.
- 11. The bias circuit according to claim 1, wherein said circuit for biasing comprises a current mirror 1, 36, 37, 32.
- 12. The bias circuit according to claim 1, wherein said circuit for biasing comprises an emitter follower connected to a bias diode 38, 32 through a resistor 10.
- 13. The bias circuit according to claim 1, wherein said circuit for biasing comprises a differential amplifier 8 used in a feedback 11 control mode.
- 14. The bias circuit according to claim 1, wherein said filter comprises a second harmonic trap 6 whose characteristics depend on a parasitic inductance.
- 15. The bias circuit according to claim 1, wherein said thermally responsive 36, 37, 31 element produces a thermal compensation signal corresponding to a selected mode.
- 16. The bias circuit according to claim 1, wherein a first of said modes provides a high power output at low distortion, and a second of said modes provides a low quiescent power dissipation.
- 17. The bias circuit according to claim 1, wherein said filter comprises at least one passive component for limiting a bandwidth of said bias circuit.
- 18. The bias circuit according to claim 1, wherein said filter increases a phase margin of said bias circuit.
- 19. The bias circuit according to claim 1, wherein said thermally responsive element comprises a pair of transistors configured having a predetermined current ratio, a value of said current being dependent on a temperature.
- 20. The bias circuit according to claim 1, wherein said filter comprises a capacitor coupled between a base of a transistor and an emitter or collector thereof having a voltage varying based on a base current.
- 21. The bias circuit according to claim 1, wherein said bias circuit comprises a strained lattice semiconductor.
- 22. The bias circuit according to claim 1, wherein said bias circuit comprises a silicon germanium semiconductor.
- 23. The bias circuit according to claim 1, wherein said input 2, 2a, 2b receives a digital control signal.
- 24. The bias circuit according to claim 1, further comprising a bipolar device 32, 38 configured to provide breakdown voltage protection for the output transistor 1.
- 25. A method for biasing a radio frequency linear power amplifier having a output frequency band having an output transistor 1, comprising:
(a) selecting one of a plurality of operating modes 2, 2a, 2b, said operating modes differing in at least a quiescent current of the output transistor 1; (b) sensing a temperature 36, 37, 31; (c) biasing the output transistor 1 based on the selected mode and the sensed temperature, in order to maintain linear performance in each of said modes over a range of temperatures; and (d) attenuating 6, 41, 42, 43 frequency components in the output frequency band.
- 26. The method according to claim 25, wherein the frequency components are attenuated at a second harmonic of the output frequency band using at least one physical capacitor 7 and at least one physical inductor 12, a desired frequency response being dependent on a self-inductance of the at least one capacitor 7.
- 27. The method according to claim 25, further comprising the step of optimizing a source impedance between a biasing circuit and the output bipolar transistor to maintain linearity within a desired range while minimizing noise.
- 28. The method according to claim 25, wherein the operating mode is selected by a digital signal.
- 29. The method according to claim 25, wherein the radio frequency linear power amplifier is used in a radio transceiver having an transmit frequency and a receive frequency, wherein a gain of a circuit 5 for compensating the output transistor 1 bias with changes in temperature is attenuated with a cutoff frequency above a baseband signal bandwidth and a unity gain frequency below a difference between the transmit frequency and the receive frequency.
- 30. The method according to claim 25, further comprising the step of providing breakdown voltage protection for the output transistor 1 with a bipolar breakdown device 32, 38.
- 31. A bias circuit for a radio frequency linear power amplifier operating in an output frequency band, having an output transistor 1, comprising an inductor 12 and capacitor 7 forming a tuned circuit 6 providing high impedance in the operating frequency band, wherein a parasitic inductance of said capacitor 7 is a material determinant of a performance of said bias circuit at a second harmonic of said output frequency band to attenuate output components at said second harmonic.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] The present application claims benefit of priority under 35 U.S.C. §119(e) from U.S. Provisional Patent Application No. 60/306,688, filed Jul. 16, 2001, which is expressly incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60306688 |
Jul 2001 |
US |