This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2020-118397, filed on Jul. 9, 2020, the entire contents of which are incorporated herein by reference.
The present disclosure relates to a linear power supply circuit.
A linear power supply circuit such as an LDO (Low Drop Out) or the like is used as a power supply means for various devices.
It is desirable that the linear power supply circuit can perform phase compensation without significantly increasing the circuit area even when the capacitance value of an output capacitor is reduced.
The linear power supply circuit in the related art includes an input terminal T1, an output terminal T2, a first output transistor 1, a driver 2, a reference voltage generator 3, and a phase compensation circuit 8. Further, an output capacitor 6 and a load 7 are externally attached so that an input voltage VIN is stepped down to generate an output voltage VOUT, which in turn is supplied to the load 7. Conductivity (i.e., an on-resistance value) of the first output transistor 1 and a second output transistor 81 described later is controlled by a gate signal G1. In the configuration shown in
The driver 2 includes a differential amplifier 21, a capacitor 22, a PMOSFET 23, a current amplifier 24, and a PMOSFET 25 that constitutes a current mirror.
An output of the differential amplifier 21 is applied to one end of the capacitor 22, and the ground potential is applied to the other end of the capacitor 22. Therefore, a connection node between the differential amplifier 21 and the capacitor 22 is grounded in a high frequency band, which makes it possible to realize high-speed responsiveness of the driver 2.
The phase compensation circuit 8 includes the second output transistor 81, a resistor 82, and a capacitor 83.
One end of the resistor 82 is connected to each gate of the first output transistor 1 and the PMOSFET 25 constituting a current mirror, and the other end of the resistor 82 is connected to a gate of the second output transistor 81. The capacitor 83 is provided between a gate and a source of the second output transistor 81.
Here, the function of the phase compensation circuit 8 of the linear power supply circuit in the related art shown in
As a current flows through the second output transistor 81 having a gate to which a CR circuit (resistor 82 and capacitor 83) is connected, the first pole frequency FP1′ is shifted to a lower frequency band as compared with a case where the phase compensation circuit 8 is missing (indicated by a thick dotted line). As a result, the gain in a frequency band higher than the first pole frequency FP1′ is lowered as compared with a case where the first pole frequency FP1′ is not shifted to the lower frequency band.
Further, since the first output transistor 1 and the second output transistor 81 are connected in parallel and the first output transistor 1 is not affected by the resistor 82, a pole also exists at an original position before the first pole frequency FP1′ is shifted to the lower frequency band, and a frequency of the pole becomes a second pole frequency FP2′. Since the first pole frequency FP1′ is shifted to the lower frequency band and the gain is reduced, a zero cross frequency FZC′ is shifted to a lower frequency band.
The first pole frequency FP1′ and the second pole frequency FP2′ are related to a second pole frequency of a transfer function of the output capacitor 6 and the linear power supply circuit shown in
According to
According to an aspect of the present disclosure disclosed in the present specification, a linear power supply circuit includes: an output stage including a first output transistor and a second output transistor, which are provided between an input terminal to which an input voltage is able to be applied and an output terminal to which an output voltage is able to be applied and are connected in parallel to each other; a driver configured to drive the first output transistor and the second output transistor based on a difference between a voltage based on the output voltage and a reference voltage; a resistor inserted between a gate of the first output transistor and a gate of the second output transistor; a capacitor having one end connected to the input terminal and the other end connected to a connection node between the resistor and the gate of the second output transistor; and a clamp element connected in parallel to the resistor (a first configuration).
In the linear power supply circuit of the first configuration, the capacitor may be a parasitic capacitor of the second output transistor (a second configuration).
In the linear power supply circuit of the first or second configuration, when a first voltage applied to a control terminal of the first output transistor is higher than a second voltage applied to a control terminal of the second output transistor, the clamp element may clamp a difference between the first voltage and the second voltage (a third configuration).
In the linear power supply circuit of the third configuration, when the first voltage is smaller than the second voltage, the clamp element may not clamp the difference between the first voltage and the second voltage (a fourth configuration).
In the linear power supply circuit of any one of the first to fourth configurations, the clamp element may be an NMOSFET (N-channel type metal-oxide-semiconductor field effect transistor) having a gate and a drain short-circuited with each other (a fifth configuration).
In the linear power supply circuit of the fifth configuration, a back gate of the NMOSFET may be short-circuited with the drain of the NMOSFET (a sixth configuration).
In the linear power supply circuit of the fifth or sixth configuration, a parasitic capacitance formed between a source and the drain of the NMOSFET may be smaller than a capacitance value of the capacitor (a seventh configuration).
In the linear power supply circuit of any one of the first to seventh configurations, a capacitance value of the capacitor may be greater than a capacitance value of a capacitor, which is provided between a first terminal of the first output transistor connected to the input terminal and a control terminal of the first output transistor (an eighth configuration).
In the linear power supply circuit of any one of the first to eighth configurations, the capacitor may include a capacitance different from a parasitic capacitance formed between a first terminal of the second output transistor connected to the input terminal and a control terminal of the second output transistor (a ninth configuration).
In the linear power supply circuit of any one of the first to ninth configurations, the first output transistor and the second output transistor may have different sizes from each other (a tenth configuration).
In the linear power supply circuit of the tenth configuration, the size of the second output transistor may be larger than the size of the first output transistor (an eleventh configuration).
In the linear power supply circuit of any one of the first to eleventh configurations, the output stage may be composed of a PMOS (P-channel metal-oxide-semiconductor) common source circuit (a twelfth configuration).
A vehicle disclosed in the present specification includes the linear power supply circuit of any one of the first to twelfth configurations (a thirteenth configuration).
The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate embodiments of the present disclosure.
Reference will now be made in detail to various embodiments, examples of which are illustrated in the accompanying drawings. In the following detailed description, numerous specific details are set forth in order to provide a thorough understanding of the present disclosure. However, it will be apparent to one of ordinary skill in the art that the present disclosure may be practiced without these specific details. In other instances, well-known methods, procedures, systems, and components have not been described in detail so as not to unnecessarily obscure aspects of the various embodiments.
In the present specification, the term “constant voltage” means a voltage which is constant in an ideal state but may actually change slightly due to a temperature change or the like.
In the subject specification, the term “reference voltage” means a voltage which is constant in an ideal state but may actually change slightly due to a temperature change or the like.
In the subject specification, the term “constant current” means a current which is constant in an ideal state but may actually change slightly due to a temperature change or the like.
In the subject specification, the term “MOSFET” refers to a field effect transistor having a gate structure composed of at least three layers of a “layer formed of a conductor or a semiconductor such as polysilicon or the like having a small resistance value,” an “insulating layer,” and a “P-type, N-type, or intrinsic semiconductor layer.” That is, the gate structure of the MOSFET is not limited to the three-layer structure of a metal, an oxide and a semiconductor.
The first output transistor 1 is provided between the input terminal T1 to which an input voltage VIN is applied and the output terminal T2 to which an output voltage VOUT is applied.
The driver 2 drives the first output transistor 1 and a second output transistor 81 described later. Specifically, the driver 2 drives the first output transistor 1 and the second output transistor 81 by supplying a gate signal G1 to a gate of the first output transistor 1 and a gate of the second output transistor 81 via a resistor 82 and a clamp element 84. Conductivity of the first output transistor 1 and the second output transistor 81 (i.e., an on-resistance value) is controlled by the gate signal G1. In the configuration shown in
The driver 2 includes a differential amplifier 21, a capacitor 22, a PMOSFET 23, a current amplifier 24, and a PMOSFET 25.
A feedback voltage VFB is applied to an inverting input terminal (−) of the differential amplifier 21, and a reference voltage VREF is applied to a non-inverting input terminal (+) of the differential amplifier 21. The driver 2 drives the first output transistor 1 and the second output transistor 81 based on a difference value ΔV (=VFB−VREF) between the feedback voltage VFB and the reference voltage VREF. The driver 2 raises the voltage level of the gate signal G1 as the difference value ΔV increases, and conversely lowers the voltage level of the gate signal G1 as the difference value ΔV decreases.
An output of the differential amplifier 21 is applied to one end of the capacitor 22, and the ground potential is applied to the other end of the capacitor 22.
The output voltage VOUT is applied to a source of the PMOSFET 23, and a voltage based on the output of the differential amplifier 21 (a voltage at a connection node between the differential amplifier 21 and the capacitor 22) is applied to a gate of the PMOSFET 23. The PMOSFET 23 converts the voltage based on the output of the differential amplifier 21 into a current and outputs the current from a drain thereof. Since the connection node between the differential amplifier 21 and the capacitor 22 is grounded in a high frequency band, it is possible to realize high-speed responsiveness of the driver 2.
Withstand voltages of the differential amplifier 21 and the PMOSFET 23 are lower than a withstand voltage of the current amplifier 24. Further, a gain of the differential amplifier 21 is smaller than a gain of the current amplifier 24. As a result, it is possible to downsize the differential amplifier 21 and the PMOSFET 23.
The current amplifier 24 amplifies a current Ia output from the drain of the PMOSFET 23. A power supply voltage of the current amplifier 24 is a constant voltage VREG. That is, the current amplifier 24 is driven by a voltage between the constant voltage VREG and the ground potential.
The PMOSFET 25 constitutes a current mirror circuit together with the first output transistor 1. The PMOSFET 25 converts a current Ib output from the current amplifier 24 into a voltage and supplies the voltage to the gate of the first output transistor 1.
The reference voltage generator 3 generates the reference voltage VREF. The resistors 4 and 5 generate the feedback voltage VFB, which is a divided voltage of the output voltage VOUT.
The output voltage VOUT supplied from the output terminal T2 is applied to the output capacitor 6 and the load 7.
The phase compensation circuit 8 includes the second output transistor 81, the resistor 82, the capacitor 83, and the clamp element 84.
The second output transistor 81 is connected in parallel to the first output transistor 1. That is, a source of the second output transistor 81 is connected to a source of the first output transistor 1, and a drain of the second output transistor 81 is connected to a drain of the first output transistor 1. In the present embodiment, a size of the second output transistor 81 is made larger than a size of the first output transistor 1 so that an amount of a current flowing through the second output transistor 81 becomes greater than an amount of a current flowing through the first output transistor 1. As used herein, the term “size” means an area.
One end of the resistor 82 is connected to each gate of the first output transistor 1 and the PMOSFET 25, and the other end of the resistor 82 is connected to the gate of the second output transistor 81.
The capacitor 83 is provided between the gate and the source of the second output transistor 81. In the present embodiment, a parasitic capacitor of the second output transistor 81 is used as the capacitor 83. However, a capacitor different from the parasitic capacitor of the second output transistor 81 may be used as the capacitor 83, and a capacitor different from the parasitic capacitor of the second output transistor 81 together with the parasitic capacitor of the second output transistor 81 may be used as the capacitor 83. By allowing the capacitor different from the parasitic capacitor of the second output transistor 81 to be included in the capacitor 83, it is possible to easily adjust a capacitance value of the capacitor 83. It is desirable that the capacitance value of the capacitor 83 is greater than a capacitance value of the parasitic capacitance CPD. The phase compensation circuit 8 may further include a capacitance provided between the gate and the drain of the second output transistor 81.
The clamp element 84 is connected in parallel to the resistor 82. In the present embodiment, the clamp element 84 is a switch that is switched on and off based on fluctuation of the input voltage VIN. In one configuration example of the phase compensation circuit 8 shown in
Further, in the NMOSFET, a body diode having a direction from the source S to the drain D as a forward direction is usually formed between the source S and the drain D. However, since the drain D of an n-type semiconductor and a back gate BG of a p-type semiconductor are short-circuited, even when the source voltage of the NMOSFET becomes higher than the drain voltage of the NMOSFET, it is possible to prevent a current from flowing from the source S toward the drain D via the body diode.
According to
Focusing on the conductivity of each of the first output transistor 1 and the second output transistor 81, a difference in conductivity between the first output transistor 1 and the second output transistor 81 is suppressed because the voltage difference between the gate voltage VPG and the gate voltage VPGF is suppressed. Accordingly, the output voltage VOUT is suppressed from overshooting, and does not significantly exceed a target output voltage of 5 V.
In the present embodiment, the driver 2 includes a differential amplifier 21′, a capacitor 22′, an NMOSFET 23′, a current amplifier 24, and a PMOSFET 25.
The differential amplifier 21′ outputs a voltage corresponding to a difference between the feedback voltage VFB and the reference voltage VREF. A power supply voltage of the differential amplifier 21′ is a first constant voltage VREG1. That is, the differential amplifier 21′ is driven by a voltage between the first constant voltage VREG1 and the ground potential.
A withstand voltage of the differential amplifier 21′ and a withstand voltage of the NMOSFET 23′ are lower than a withstand voltage of the current amplifier 24. Further, a gain of the differential amplifier 21′ is smaller than a gain of the current amplifier 24. As a result, it is possible to downsize the differential amplifier 21′ and the NMOSFET 23′.
An output of the differential amplifier 21′ is applied to one end of the capacitor 22′, and the output voltage VOUT is applied to the other end of the capacitor 22′. Instead of the output voltage VOUT, a voltage depending on the output voltage VOUT may be applied to the other end of the capacitor 22.
The ground potential is applied to a source of the NMOSFET 23′, and a voltage based on the output of the differential amplifier 21′ (a voltage at a connection node between the differential amplifier 21′ and the capacitor 22′) is applied to a gate of the NMOSFET 23′. The NMOSFET 23′ converts the voltage based on the output of the differential amplifier 21′ into a current and outputs the current from a drain thereof. Since the output voltage VOUT is applied to the connection node between the differential amplifier 21′ and the capacitor 22′ through the capacitor 22′ in a high frequency band, it is possible to realize high-speed responsiveness of the driver 2.
The current amplifier 24 amplifies a current Ia output from a drain of the NMOSFET 23′. A power supply voltage of the current amplifier 24 is a second constant voltage VREG2. That is, the current amplifier 24 is driven by a voltage between the second constant voltage VREG2 and the ground potential. The first constant voltage VREG1 and the second constant voltage VREG2 may have the same value or may have different values from each other. In this configuration example, the current Ia flows from the current amplifier 24 toward the NMOSFET 23′. Therefore, the current amplifier 24 may have a circuit configuration shown, for example, in
The phase compensation circuit of the linear power supply circuit according to the present embodiment shown in
Since the linear power supply circuit including the output stage connected the PMOS source shown in
As described above, the phase compensation circuit according to the present disclosure disclosed in the present specification is not limited to the linear power supply circuits according to the first embodiment and the second embodiment, and can be applied to a case where there is a plurality of output transistors.
The electronic device X11 is an engine control unit that performs control related to an engine (injection control, electronic throttle control, idling control, oxygen sensor heater control, auto cruise control, and the like).
The electronic device X12 is a lamp control unit that performs on/off control of an HID (High Intensity Discharged) lamp or a DRL (Daytime Running Lamp).
The electronic device X13 is a transmission control unit that performs control related to a transmission.
The electronic device X14 is a braking unit that performs control related to a movement of the vehicle X (ABS (Anti-lock Brake System) control, EPS (Electric Power Steering) control, electronic suspension control, and the like).
The electronic device X15 is a security control unit that performs drive control of a door lock or a security alarm.
The electronic device X16 is an electronic device incorporated in the vehicle X at a factory shipment stage as a standard device or a manufacturer's option such as a wiper, an electric door mirror, a power window, a damper (shock absorber), an electric sunroof, an electric seat, or the like.
The electronic device X17 is an electronic device that is optionally mounted on the vehicle X as a user option such as an in-vehicle A/V (Audio/Visual) device, a car navigation system, an ETC (Electronic Toll Collection) system, or the like.
The electronic device X18 is an electronic device provided with a high-withstand-voltage motor, such as an in-vehicle blower, an oil pump, a water pump, a battery cooling fan, or the like.
The linear power supply circuit described above can be incorporated into any of the electronic devices X11 to X18.
It should be noted that the above-described embodiments are exemplary in all respects and are not limitative. The technical scope of the present disclosure disclosed herein is not indicated by the description of the embodiments, but is indicated by the claims. It should be understood that the technical scope of the present disclosure includes all modifications that fall within the meaning and scope of the claims.
The phase compensation circuit may be any circuit that can suppress a delay between drive signals of transistors connected in parallel, and is not limited to the specific circuit configurations of the phase compensation circuit 8 which is merely an example.
According to the present disclosure in some embodiments, it is possible to suppress overshooting of an output voltage due to a delay caused by a resistor and a capacitor for phase compensation.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the disclosures. Indeed, the embodiments described herein may be embodied in a variety of other forms. Furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the disclosures. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the disclosures.
Number | Date | Country | Kind |
---|---|---|---|
JP2020-118397 | Jul 2020 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
4910472 | Tanino | Mar 1990 | A |
6430064 | Tsuchimoto | Aug 2002 | B1 |
6861827 | Yang | Mar 2005 | B1 |
7009828 | Ito | Mar 2006 | B2 |
10429867 | Kim | Oct 2019 | B1 |
20030107433 | Arai | Jun 2003 | A1 |
20050184711 | Chen | Aug 2005 | A1 |
20060091934 | Pan | May 2006 | A1 |
20070216381 | Tsuchiya | Sep 2007 | A1 |
20080284394 | Yin | Nov 2008 | A1 |
20080284395 | Wang | Nov 2008 | A1 |
20090128107 | Wang | May 2009 | A1 |
20100117609 | Koleno | May 2010 | A1 |
20120262227 | Nagata | Oct 2012 | A1 |
20130307502 | Bhattacharyya | Nov 2013 | A1 |
20130341192 | Dunbar | Dec 2013 | A1 |
20140063668 | Nagata | Mar 2014 | A1 |
20150023398 | Ren et al. | Jan 2015 | A1 |
20150205314 | Hayashi | Jul 2015 | A1 |
20160299518 | Iwata | Oct 2016 | A1 |
20170115678 | Qing | Apr 2017 | A1 |
20170212542 | Bhattad | Jul 2017 | A1 |
20170302153 | Mochiki | Oct 2017 | A1 |
20200064875 | Gonapati | Feb 2020 | A1 |
20200125126 | Gupta et al. | Apr 2020 | A1 |
20200133323 | Takobe | Apr 2020 | A1 |
20200133324 | Nagata | Apr 2020 | A1 |
20200264644 | Inoue | Aug 2020 | A1 |
20210380053 | Takobe | Dec 2021 | A1 |
20220158535 | Takobe | May 2022 | A1 |
20220283600 | Matsuo | Sep 2022 | A1 |
Number | Date | Country |
---|---|---|
102021117102 | Jan 2022 | DE |
2003084843 | Mar 2003 | JP |
2020-071681 | May 2020 | JP |
2020071710 | May 2020 | JP |
WO-2020090551 | May 2020 | WO |
WO-2020090616 | May 2020 | WO |
WO-2020209369 | Oct 2020 | WO |
Entry |
---|
DE Office Action in German Appln. No. 102021117102.4, dated Sep. 28, 2022, 9 pages (with English Translation). |
Number | Date | Country | |
---|---|---|---|
20220011799 A1 | Jan 2022 | US |