Linear slewing regulator

Information

  • Patent Grant
  • 5744942
  • Patent Number
    5,744,942
  • Date Filed
    Tuesday, August 20, 1996
    28 years ago
  • Date Issued
    Tuesday, April 28, 1998
    26 years ago
Abstract
A reconfigurable integrated circuit chip includes an output terminal (42) which is connected to the output of an inverting amplifier (44). The integrated circuit chip (10) includes an output terminal (46) which is connected to one input of a comparator (22). The other end of comparator (22) is connected to an internal voltage reference device (48). The output of comparator (22) is connected to the input of the inverting amplifier (44). The integrated circuit chip (10) may be configured as a linear regulator when a transconductance device (14) is connected between a DC power supply (12) and a load and an integrator (24) is connected between terminal (42) and the control input of the transconductance device (14). The integrated circuit chip (10) is configured as a switching regulator when a gated switch (14) is connected between a DC power supply (12) and a switching node (65) wherein the gated switch (14) is gated by the signal output by the output terminal (42). The switching node (65) is connected to the cathode of a switching diode (66) and to one side of a switching inductance (68) with the other side of the switching inductance connected to the load 16. A voltage is sensed across a load resistor (18) and input into the comparator (22) which compares the sensed voltage to the reference voltage (48) and outputs the differential into the output terminal (42). This then controls transistor (14) and causes it to vary the current passing through the load (16).
Description

TECHNICAL FIELD OF THE INVENTION
The present invention pertains in general to reconfigurable chips and, more particularly, to a reconfigurable integrated circuit chip operable to be configured as either a linear regulator or a switching regulator.
BACKGROUND OF THE INVENTION
Power supply regulation has become much more integrated due to the number of features that are incorporated in general power management circuitry. The power management circuitry that presently is utilized allows designers to incorporate single chip devices to be manufactured that provide a wide range of versatility. When initially defining the features of an integrated circuit power management chip, the designer must consider all possible applications that can be facilitated with their part.
One feature that must be accommodated in designing any type of power management system is the type of regulation that can be accommodated. Typically, there are two types of regulation, switching regulators and linear regulators. The components required for these features are typically external components. For example, a switching regulator requires a switching transistor, a switching diode and some type of reactive component, such as an inductor. These are not adaptable to fabrication in an integrated circuit as the switching transistor requires too much power and the inductor, of course, requires very high "Q", which is not a feature that can be practically designed in an integrated circuit. However, one problem facing a designer is the fact that accommodating two different types of regulations typically requires two separate sets of interface circuits that must be disposed within the integrated circuit. Additionally, each of these features will be associated with separate I/O pins. The primary goal of a designer is to place as much of the functionality onto the integrated circuit as possible without requiring a large number of pins to interface with external components, thus minimizing the number of external components required to those that are virtually impossible to fabricate on an integrated circuit. In the past, this has been difficult when trying to accommodate different types of regulation circuits.
SUMMARY OF THE INVENTION
The present invention disclosed and claimed herein comprises a switching regulator that is operable to provide regulation without the use of an inductor. An output terminal is provided on an integrated circuit with an input sense terminal also provided. The input sense terminal is operable to sense parameters of an external load during regulation thereof, which parameters represent information about the regulation of the operation of the external load. A switching device is provided to generate a stream of pulses that vary between a first voltage and a second voltage and have a rate that is repetitive as a function of the sensed regulation parameters. These pulses are converted by a converter to drive the control input of a linear pass element, which linear pass element has an input and an output connected between a DC power supply and the external load. The linear pass element is controlled to provide regulation in accordance with the predetermined regulation scheme.





BRIEF DESCRIPTION OF THE DRAWINGS
For a more complete understanding of the present invention and the advantages thereof, reference is now made to the following description taken in conjunction with the accompanying Drawings in which:
FIG. 1 illustrates a block diagram of the reconfigurable regulator;
FIG. 2 illustrates a timing diagram for the reconfigurable regulator chip system;
FIG. 3 illustrates a schematic diagram of the reconfigurable regulator configured as a linear regulator;
FIG. 3a illustrates a schematic diagram of the comparator; and
FIG. 4 illustrates a schematic diagram of the reconfigurable regulator configured as a switching regulator.





DETAILED DESCRIPTION OF THE INVENTION
Referring now to FIG. 1, there is illustrated a block schematic diagram of the reconfigurable integrated circuit chip system. A DC power supply 12 isprovided. A PNP bi-polar switching transistor 14 is provided having a base,an emitter and a collector. The emitter of transistor 14 is connected to the power supply 12. A load 16 is provided having an input and an output. The input of the load 16 is connected to the collector of the transistor 14. A sense resistor 18 is provided with one side connected to the output of the load 16 and the other side connected to ground 20. A comparator 22 is provided with an input, an internal voltage reference and an output. The input of the comparator 22 is connected to the output of load 16. A voltage to current integrator 24 is provided having an input and an output. The input of the integrator 24 is connected to the output of the comparator 22. The output of integrator 24 is connected to the base of transistor 14.
In operation, the DC supply 12, which is unregulated, is input into the emitter of transistor 14. The current from the DC supply 12 is then passedthrough the collector of transistor 14 to the load 16 and is shown as I.sub.LOAD 25. The comparator 22 senses the voltage, V.sub.SNS 26 (V sense) across the resistor 18. A comparator 22 then compares V.sub.SNS 26 with the internal reference voltage and outputs a voltage V.sub.SW 28 (V switch) through the integrator 24 which integrates the voltage V.sub.SW 28into a current. The integrator 24 outputs a current I.sub.INT 30 (I integrated) to the base of transistor 14 to turn on the transistor 14 until V.sub.SNS 26 reaches a predetermined upper threshold. Therefore, I.sub.LOAD 25 keeps building until reaching the upper threshold which thenturns it off and the integrator 24 begins to integrate the current down until V.sub.SNS 26 reaches a lower threshold.
Referring now to FIG. 2, there is illustrated a timing diagram of the system of the present invention. V.sub.SNS 26 (V sense) is shown ranging from Th.sub.1 32 to Th.sub.2 34. V.sub.SNS 26 represents the voltage across the sense resistor 18 at the output of the load 16. I.sub.LOAD 25, which represents the current flowing through the load 16 is shown. I.sub.INT 30 (I integrated) represents the integrated current at the output of the integrator 24 and is shown. V.sub.SW 28 (V switch) is shown and is the voltage at the output of the comparator 22.
In operation, the DC supply 12 is input into the emitter of transistor 14. The transistor 14 controls the transfer of the current from the DC supply 12 through transistor 14 from its emitter to the collector. V.sub.SNS 26 is sensed at the output of the load 16. If V.sub.SNS 26 is below the threshold Th.sub.1 32, the transistor 14 is turned on allowing current from the DC supply 12 to pass through the transistor 14 to the load 16. This causes V.sub.SNS 26 to rise as shown. In turn, I.sub.LOAD 25 also rises as shown. V.sub.SNS is sensed across the sense resistor 18. V.sub.SNS 26 is then input into the comparator 22 which compares V.sub.SNS26 to an internal voltage reference. The output of the comparator, which isV.sub.SW 28, goes high when the transistor 14 is on and V.sub.SNS 26 and I.sub.LOAD 25 are rising. The V.sub.SW 28 is then input into the integrator 24 where the voltage is integrated into a current which is output as I.sub.INT 30. The integrator 24 integrates the input wave form which is V.sub.SW 28. The output of the integrator 24 I.sub.INT keeps rising until V.sub.SNS 26 reaches threshold Th.sub.1 32. When this occurs,the output of the comparator 22 which is V.sub.SW 28 switches to a low position, causing the output of the integrator 24, which is I.sub.INT 30, to begin to decline. This declining waveform from I.sub.INT 30 is then input into the base of transistor 14 and controls the current from the DC supply 12 passing through from the emitter of transistor 14 and into the load 16 causing V.sub.SNS 26 and therefore, I.sub.LOAD 25 to decline, until V.sub.SNS 26 reaches threshold Th.sub.2 34. When this occurs, V.sub.SW 28 is moved to the high position and I.sub.INT 30, the output of integrator 24, begins to rise, and V.sub.SNS 26 and I.sub.LOAD 25 rise again until they reach threshold Th.sub.1 32.
Referring now to FIG. 3, there is illustrated a schematic diagram of the linear regulator realization of reconfigurable integrated circuit chip. The integrated circuit chip 10 is shown separated from the external components by line 40, The integrated circuit chip 10 has an output pin 42. The output pin 42 is connected to an inverting amplifier 44 located internal to the integrated circuit chip 10. The inverting amplifier 44 hasa V.sub.CC input, a ground connection and a general input. The output of the inverting amplifier 44 is connected to the output pin 42 of the integrated circuit chip. An input pin 46 is provided on the integrated circuit chip 10. A comparator 22 is provided having an output and two inputs. An internal voltage reference device 48 is provided having an offset voltage of 250 millivolts. The positive output of the voltage reference device 48 is connected to one input of the comparator 22. The other input of the comparator 22 is connected to the input pin 46 of integrated circuit chip 10. The output of comparator 22 is connected to the input of the inverting amplifier 44.
An external integrator 24 is shown comprising a resistor 50 with one side of resistor 50 connected to the output pin 42 of the integrated circuit chip 10. The integrator 24 also consists of a capacitor 52 with one side thereof connected to ground 20 and the other side of capacitor 52 connected to the remaining side of resistor 50 at a node 56. The integrator 24 also consists of an NPN bi-polar transistor 54 having a collector, an emitter and base. The base of transistor 54 is connected to node 56. The emitter of transistor 54 is connected to ground 20. A DC power supply 12 is provided external to the integrated circuit chip 10. A PNP bi-polar transistor 57 is also provided external to the integrator circuit chip 10. The transistor 57 has a base, an emitter and a collector.The emitter of transistor 57 is connected to the power supply 12. The base of transistor 57 is connected to the collector of transistor 54. The inputof load 16 is connected to the collector of transistor 14. The output of load 16 is connected across the sense resistor 18 to ground 20. The outputof load 16 is also connected to the input pin 46 of the integrated circuit chip 10.
In operation, the DC supply 12 is input into the emitter of transistor 57. The transistor 57 controls the transfer of the current from the DC supply through transistor 57 from its emitter to the collector and then to the load 16 by controlling the transconductance therethrough, this as functionof the base current. V.sub.SNS 26 is sensed at the output of the load 16. If V.sub.SNS 26 is less than the threshold Th.sub.1 32, the transistor 57 is turned on allowing current from the DC supply 12 to pass through the transistor 57. This causes V.sub.SNS 26 to rise. In turn, I.sub.LOAD 25 also rises. V.sub.SNS 26 is sensed across the sense resistor 18. V.sub.SNS26 is then input into the comparator 22 which compares V.sub.SNS 26 to the internal voltage reference 48. The output of the comparator 22, which is V.sub.SW 28, goes high when the transistor 14 is on and V.sub.SNS 26 and I.sub.LOAD 25 are rising. The V.sub.SW 28 is then input into the invertingamplifier 44. The output signal of the inverting amplifier 44 is fed acrossa resistor 50 into the base of the NPN transistor 54. The capacitor 52 is connected between the base of transistor 54 and ground 20. When V.sub.SW 28 goes low, the voltage in the capacitor 52 rises and when V.sub.SW 28 goes high, the voltage in capacitor 52 decays this controlling the currentthrough transistor 54 and the base current of transistor 57. The transconductance of transistor 57 then either increases or decreases depending on the base current thereof and this controls the current from the DC supply 12 passing through from the emitter of transistor 57 to the load 16. Thus the voltage V.sub.SW 28 is integrated into a base central current for transistor 57, causing V.sub.SNS 26, and therefore I.sub.LOAD 25, to adjust accordingly. When this occurs, V.sub.SNS 26 and I.sub.LOAD 25 rise or fall until they reach threshold Th.sub.1 32 or Th.sub.2 34.
Referring now to FIG. 3a, there is illustrated a detail of the comparator 22. In general, the comparator is comprised of a comparator 45, having a positive input and a negative input, the positive input connected to the input 46. The negative input of comparator 45 is connected to one side of the source/drain path of a P-channel transistor 47, the other side of the source/drain path thereof connected to the positive side of the reference voltage 48. The gate of transistor 47 is connected to the output of the comparator 45. The negative input of comparator 45 is also connected to one side of the source/drain path of an N-channel transistor 49, the otherside of the source/drain path of the N-channel transistor connected to a node 51. The gate of transistor 49 is connected to the output of the comparator 45. A first resistor 53 is connected between the positive output of reference voltage generator 48 and the node 51 and a second resistor 55 is connected between the node 51 and ground, the negative sideof the reference voltage generator 48 connected to ground also. Therefore, resistors 53 and 55 provide a resistive divider. In operation, transistors47 and 49 select either the full voltage of the reference voltage generator48 or the divided voltage at node 51. This, of course, is a function of theoutput voltage of the comparator 45.
Referring now to FIG. 4, there is illustrated a schematic diagram of the switching realization of the reconfigurable integrated circuit. A PNP bi-polar switching transistor 63 is also provided external to the integrator circuit chip 10. The emitter of transistor 63 is connected to the power supply 12. The input of load 16 is connected to the collector oftransistor 63.
A resistor 60 is provided and is connected on one side thereof to the output pin 42. An NPN transistor 62 has the emitter thereof connected to ground 20 and the base thereof connected to the other side resistor 60. A resistor 64 is provided with one side thereof connected to the base of transistor 63 and the other side thereof connected to the collector of transistor 62. The collector of transistor 63 is connected to a node 65. Adiode 66 has the cathode thereof connected to node 65 and the anode of diode 66 connected to ground 20. A switching inductance 68 is provided with one side thereof connected to node 65 and the other side thereof connected to load 16.
In operation, the DC supply 12 is connected to the emitter of transistor 14. The transistor 63 controls the transfer of the current from the DC supply through transistor 63 from its emitter to the collector in a switching manner. V.sub.SNS 26 is sensed at the output of the load 16. If V.sub.SNS 26 is less than the threshold Th.sub.1 32, the transistor 63 is turned on allowing current from the DC supply 12 to pass through the transistor 63. This causes V.sub.SNS 26 to rise. In turn, I.sub.LOAD 25 also rises. The comparator 22 then compares V.sub.SNS 26 to the internal voltage reference 48. The output of transistor 22, which is V.sub.SW 28, goes high when the transistor 63 is on and V.sub.SNS 26 goes above Th.sub.2 34. The V.sub.SW 28 is then input into the inverting amplifier 44. The output of the inverting amplifier 44 is applied to one side of theresistor 60 to drive the base of the NPN transistor 62. Transistor 63 then either begins to turn on when transistor 62 is turned on or off when transistor 62 is turned off depending on whether the input is high or low,respectfully, and this controls the current from the DC supply 12 passing through transistor 14 to switching node 65.
The switching diode 66 is connected between the switching node 65 and ground 20. When transistor 63 turns on, the current in the inductor 68 rises and when the transistor 63 turns off, the current in inductor 68 decays. Thus the voltage is integrated into current and input into the load 16 causing V.sub.SNS 26 and therefore, I.sub.LOAD 25 to adjust accordingly. When this occurs, the output of inductor 68 begins to rise orfall, and V.sub.SNS 26 to rise or fall, until it reaches threshold Th.sub.132 or Th.sub.2 34.
It can be seen that with the use of a single comparator and a single input pin to the comparator, with the internal reference voltage, that a digitalswitching voltage V.sub.SW is provided and this is utilized for both a linear regulator and a switching regulator. In the linear regulator configuration, this must be converted to a linear current with the use of the integrator formed with the transistor 54, resistor 50 and capacitor 52. As such, there is a digital switching signal having two logic states, a high logic state or a low logic state that are converted by the integrator to a current. This provides a fairly stable mode of operation. Additionally, the same comparator 22 and internal regulator 48 are utilized for the switching regulator operation.
In summary, there has been provided a reconfigurable integrated circuit chip operable to be configured as either a linear regulator or a switchingregulator. The reconfigurable integrated chip comprises an output terminal and an input terminal for receiving a current signal indicating the level of current flow through an external load. A converter is provided for converting the current signal to a switched signal varying between the first and second voltage levels that varies as a function of the current level through the external load as represented by the current signal and the switched signal output from the output terminal. The reconfigurable integrated circuit is configured as a linear regulator when a transconductance device having an input and an output and a control input is connected between a DC supply and the load and an integrator is connected between the output terminal and the control input of the transconductance device for integrating the switching signal to provide a control voltage to the control input. The reconfigurable integrated circuit is configurable as a switching regulator when a gated switch is connected between the DC supply and a switching node. The gated switch is gated by the switched signal output at the output terminal, the switching node is connected to the cathode of a switching diode and the other side of the diode is connected to ground. The switching diode is also connectedto one side of a switching inductance, the other side of the switching inductance is connected to the load.
Although the preferred embodiment has been described in detail, it should be understood that various changes, substitutions and alterations can be made therein without departing from the spirit and scope of the invention as defined by the appended claims.
Claims
  • 1. An inductorless linear slewing regulator integrated circuit, comprising:
  • an output terminal;
  • a sense terminal for sensing the parameters of an external load that are to be regulated;
  • an external linear pass element having an input and an output and a control input, said linear pass element for being connected between a DC power supply and said external load;
  • a switching device for generating pulses that vary between first and second voltage levels at a repetitive rate that varies as a function of said sensed regulation parameters; and
  • a converter for converting said pulses to a control signal to drive the control input of said linear pass element in a feedback mode to provide regulation to said external load.
  • 2. The regulator of claim 1, wherein said parameters that are sensed at said sense terminal are current through said external load.
  • 3. The regulator of claim 1, wherein said linear pass element comprises a transistor.
  • 4. The regulator of claim 1, said converter is operable to generate said control element to provide a linear regulator operation.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a continuation of prior application Ser. No. 08/323,035, filed on Oct. 14, 1994, entitled "Linear/Switching Regulator Circuit", issued on Aug. 20, 1996, as U.S. Pat. No. 5,548,204 and is related to U.S. Pat. No. 5,352,970, issued Oct. 4, 1994.

US Referenced Citations (5)
Number Name Date Kind
5034676 Kinzalow Jul 1991
5258701 Pizzi et al. Nov 1993
5309082 Payne May 1994
5414341 Brown May 1995
5548204 Armstrong et al. Aug 1996
Continuations (1)
Number Date Country
Parent 323035 Oct 1994