Claims
- 1. A method of reducing the error in an amplifier system comprising a first stage including first and second transistors, each of the first and second transistors coupled to an input, where the amplifier system provides an amplified output signal, the steps of the method comprising:providing a second stage with transistors substantially equal to the first and second transistors; directly coupling the transistors of the second stage and the transistors of the first stage to the input; operating the transistors of the second stage to provide a correction signal which is related to the error signal of the first and second transistors of the first stage relating to differences in the base to emitter voltage of the first and second transistors; and applying the correction signal to the amplified output signal to reduce the error in the amplified output signal.
- 2. A method of reducing error in an amplifier system of the type described in claim 1 wherein the system further includes a third stage which is similar to the second stage and the method includes the step of applying a further correction signal from the third stage to further reduce the error in the output signal.
- 3. A method of reducing error in an amplifier system of the type described in claim 2 wherein the method includes modifying the third stage to include at least one current source driving at least one transistor in the third stage.
- 4. A method of reducing error in an amplifier system of the type described in claim 3 wherein the method includes modifying the third stage to include at least one pMOS transistor driving at least one transistor in the third stage.
- 5. A method of reducing the error in an amplifier system including the steps of claim 1 wherein the method further includes the step of providing selectable emitter resistors, each of the emitter resistors selectively coupled to the first and second transistors and having different values to provide a selectable gain depending on which resistor is selected and seleecting one of the resistors.
- 6. A method of reducing the error in an amplifier system including the steps of claim 5 wherein the step of selecting one of the resistors includes the step of coupling a MOSFET transistor to the resistor and selecting the resistor by turning the MOSFET to conduct.
- 7. A method of reducing the error in an amplifier system including the steps of claim 6 wherein the step of selecting one of the resistors includes the step of selecting more than one resistor during the same time period to select a resistance which differs from the resistance of the selected resistors.
Parent Case Info
This application is a DIV of Ser. No. 09/685,813, filed Oct. 10, 2000.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5517134 |
Yaklin |
May 1996 |
A |
5798664 |
Nagahori et al. |
Aug 1998 |
A |
5903185 |
Cargill |
May 1999 |
A |