Claims
- 1. A MOS differential amplifier circuit comprising:a MOS differential pair having first and second MOS transistors and receiving an input differential voltage, source electrodes of said first and second MOS transistors being commonly coupled and being driven by a current source; a feedback loop having third, fourth and fifth transistors and an operational amplifier, the gate electrode of said fourth transistor coupled to the gate electrode of said fifth transistor, the gate and drain electrodes of the fourth transistor being commonly coupled with the drain electrode of the third transistor, the output of the operational amplifier coupled to the gate electrode of the third transistor, and an input of the operation amplifier coupled to the commonly coupled source electrodes of the first and second MOS transistors; wherein current value of said current source is controlled by said feedback loop such that a difference voltage between a common mode voltage and a common source voltage of said first and second MOS transistors becomes a constant value; and wherein said fifth transistor is said current source.
- 2. A MOS differential amplifier circuit as set forth in claim 1, further comprising a level shifter for level-shifting said common source voltage of said first and second MOS transistors.
- 3. A MOS differential amplifier circuit comprising:a MOS differential pair having first and second MOS transistors and receiving an input differential voltage, source electrodes of said first and second MOS transistors being commonly coupled and being driven by a constant current source; a feedback loop having a third transistor and an operational amplifier, the drain electrode of the third transistor and an input of the operational amplifier being commonly coupled with the source electrodes of said first and second MOS transistors, the output of said operational amplifier being coupled to the gate electrode of the third transistor; and wherein a drain current from said third transistor is injected into said commonly coupled source electrodes of said first and second MOS transistors being driven by said constant current source such that a difference voltage between a common mode voltage and a common source voltage of said first and second MOS transistors becomes constant.
- 4. A complementary MOS differential amplifier circuit comprising:a first MOS differential amplifier circuit having common source configuration for receiving an input differential voltage and a first current source connected at a first common source node of the first MOS differential amplifier circuit; a second MOS differential amplifier circuit having common source configuration for receiving the input differential voltage and a second current source connected at a second common source node of the second MOS differential amplifier circuit wherein the second MOS differential amplifier circuit includes a load for providing an output differential amplified voltage; an operational amplifier having a first input coupled to the first common source node, a second input for receiving a common mode voltage of the input differential voltage and an output for controlling the load of the second MOS differential amplifier circuit; and wherein the first and second MOS differential amplifier circuits have mutually different conductivity types.
- 5. A complementary MOS differential amplifier circuit according to claim 4, further including a level shifter circuit connected between the output of the operational amplifier and the load.
- 6. A complementary MOS differential amplifier circuit according to claim 4, wherein the first MOS differential amplifier circuit comprises first and second PMOS transistors and the second MOS differential amplifier circuit comprises first and second NMOS transistors.
- 7. A complementary MOS differential amplifier circuit according to claim 4, wherein the first MOS differential amplifier circuit comprises first and second NMOS transistors and the second MOS differential amplifier circuit comprises first and second PMOS transistors.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-260806 |
Aug 2000 |
JP |
|
Parent Case Info
This is a divisional of application Ser. No. 09/940,472, filed Aug. 29, 2001, the disclosure of which is incorporated herein by reference.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5187448 |
Brooks et al. |
Feb 1993 |
A |
5283535 |
Sevenhans et al. |
Feb 1994 |
A |
5381113 |
Kimura |
Jan 1995 |
A |
5907259 |
Yamada et al. |
May 1999 |
A |
6300833 |
Vyne et al. |
Oct 2001 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
07-127887 |
May 1995 |
JP |
2556293 |
Sep 1996 |
JP |
Non-Patent Literature Citations (2)
Entry |
R. R. Torrance, et al., “CMOS Voltage to Current Transducers,” IEEE Transactions on Circuits and Systems, vol. CAS-32, No. 11, Nov. 1985, pp. 1097-1104. |
K. Kimura, “MOS Linear and Square-Law Transconductance Amplifiers Consisting of a Source-Coupled Pair with Load Transistors and a Quadritail Cell Using Only N-Channel MOS Unit Transistors,” Technical Report of IEICE, CAS98-41, NLP98-49, Jul. 1998, pp. 17-24. |