The present invention relates generally to phase modulators, and more particularly, to a highly linear architecture for direct phase modulation of a phase-locked loop.
Phase modulation schemes are very effective and are therefore widely used in communication systems. A simple example of a phase modulation scheme is quaternary phase shift keying (QPSK).
The I/Q modulator provides a straightforward approach to generating phase-modulated signals that's also suitable for more complex schemes such as wideband CDMA and OFDM systems. It's also possible to generate the phase-modulated signals using a phase-locked loop—an approach that offers reduced circuitry and lower power consumption. Unfortunately, the performance and bandwidth of typical phase-locked loop architectures is limited.
It would therefore be advantageous to have a low-power, wide-bandwidth, highly linear phase modulator based on a phase-locked loop architecture that overcomes the limitations of conventional systems.
In one or more embodiments, a very efficient system for wide bandwidth and highly-linear phase modulation is provided. In one embodiment, the system comprises correction and calibration circuitry for direct modulation of a voltage controlled oscillator (VCO) used in a phase-locked loop to synthesize a radio frequency carrier signal.
In one embodiment, an apparatus is provided for linear phase modulation utilizing a phase-locked loop. The apparatus comprises a limiting circuit that restricts a range of a modulation signal that is coupled to a VCO associated with the phase-locked loop, and a linearizing circuit that reshapes the modulation signal to improve linearity.
In one embodiment, a method is provided that operates to provide linear phase modulation utilizing a phase-locked loop having a VCO. The method comprises limiting a range of a modulation signal that is coupled to the VCO, and linearizing the modulation signal input to improve linearity.
In one embodiment, apparatus is provided for linear phase modulation utilizing a phase-locked loop. The apparatus comprises means for limiting that restricts a range of a modulation signal that is coupled to a VCO associated with the phase-locked loop, and means for linearizing that reshapes the modulation signal to improve linearity.
Other aspects of the embodiments will become apparent after review of the hereinafter set forth Brief Description of the Drawings, Description, and the Claims
The foregoing aspects of the embodiments described herein will become more readily apparent by reference to the following description when taken in conjunction with the accompanying drawings wherein:
a-c show graphs that illustrate details about MOSFET devices used as a variable capacitance at different bias levels;
a-c illustrate the behavior of one embodiment of a VCO;
a-b show graphs that illustrate improved linearity of a VCO using one embodiment of a linearizer circuit;
In one or more embodiments, a very efficient system for wide bandwidth and highly-linear phase modulation is provided. The system is suitable for use with any device that utilizes phase modulation to operate on any type of communication network. For example, the system is suitable for use with mobile telephones, PDAS, email devices, notebook computers, tablet computers, or any other devices that utilizes phase modulation to provide device communications.
The PLL 300 uses feedback to minimize the phase difference between a very accurate reference signal (Ref) and the PLL output signal. As such, the PLL 300 produces an output signal at a frequency given by;
fVCO=NfREF
where fvco is the frequency of the VCO output signal, N is the value of the feedback counter, and fREF is the frequency of the reference signal.
vout(t)=A cos(ωot+Kvco∫vctrl(t)dt)
where ωo is the free-running frequency of the oscillator 402 and Kvco is its associated gain.
The gain Kvco describes the relationship between the excess phase of the carrier Φout(s) and the control voltage vctrl, which can be expressed as;
where Kvco is in rads/V. The feedback counter 404 simply divides the output phase Φout by N. When the phase-locked loop is locked, the phase detector 406 and charge pump circuit 408 generate a signal iCP that is proportional to the phase difference Δθ between the two signals applied to the phase detector 406. The signal iCP is input to an integration filter 410, which produces the control voltage vctrl. The signal iCP can be expressed as;
where Kpd is in A/radians and Δθ is in radians.
where a zero (at 1/R1C1) has been added to stabilize the second order system and the capacitor C2 has been included to reduce any ripple on the control voltage.
Referring again to
which has two poles at the origin that are due to the voltage-controlled oscillator 402 and the integration filter 410.
The closed-loop response of the system can be expressed as;
which also shows the zero and two complex poles. This system is referred to as a type II phase-locked loop.
The feedback counter 404 has a value N that sets the PLL's output frequency. The digital structure of the counter 404 restricts N to integer numbers, where the number N equals a constant in an integer-N PLL but varies in a fractional-N PLL (to achieve non-integer average values of N).
where N[x] is the sequence of feedback counter values. This expands to the following expression;
N[x]=Nint+n[x]
where Nint is the integer part and n[x] is the fractional part of N[x].
The ΔΣ modulator 602 generates the sequence n[x], that satisfies the following expression;
where k is the input to the ΔΣ modulator with resolution M. In practice, the order of the ΔΣ modulator dictates the range of n[x].
Directly applying modulation to the VCO 702 allows for wideband modulation—provided the VCO 702 responds linearly. Thus, this architecture supports direct modulation over the VCO's linear range.
Direct modulation of the VCO 702 controls the oscillator's frequency, not its phase. To realize phase modulation, the modulation signal must be differentiated with;
This is due to the fundamental relationship;
which shows that the frequency integrates over time.
All phase modulation schemes should operate linearly to achieve the required phase shifts (described by the constellation diagram) and thus avoid frequency distortion. This is especially challenging for direct frequency modulation systems because any frequency errors lead to phase errors that accumulate. Consequently, frequency modulation linearity is also important.
where Ceq is the equivalent shunt capacitance (comprised of capacitor C1 and varactors C2a-C2b plus any parasitic capacitance). The equivalent capacitance Ceq may also include coarse-tuning capacitors (not shown) to subdivide the tuning range.
The varactor C2 (shown as C2a and C2b) allows the VCO—by way of the control signal vctrl—to be tuned to different radio frequencies. It may not however support direct modulation since typical diode varactors behave nonlinearly.
Referring again to
The gate-to-bulk voltage VGB applied to each MOSFET device depends on the oscillator's output signal A sin ωt, the modulation signal vFM, and the common-mode voltage vcm. The symmetric structure of the VCO tank circuit 900 means signals V1 and V2 are differential according to the following;
V1=A sin ωt V2=−A sin ωt
where A is the peak signal of each sinusoidal output and ω is the oscillation frequency. It follows then that;
VC3a=A sin ωt+vFM−vcm VC3a=−A sin ωt+vFM−vcm
which describe the gate-to-bulk voltages VGB applied to MOSFET devices N3a and N3b. The two MOSFET devices connect back-to-back, so that their individual capacitances behave oppositely.
The modulation signal vFM affects the MOSFET devices as follows. It will be assumed the threshold voltage VT is set to zero and the common-mode voltage vcm is ac ground. With the modulation signal vFM nulled, each MOSFET capacitor presents its maximum capacitance Cmax for one-half cycle (of A sin ωt) while the other MOSFET capacitor presents its minimum capacitance Cmin.
a shows a graph that illustrates the operation of the circuit 900 when the modulation signal vFM is nulled. As a result, the equivalent series capacitance CFM associated with the FM port 902 can be expressed as;
b shows a graph that illustrates the operation of the circuit 900 as the modulation signal vFM moves positive, such that both MOSFET devices spend more time at their maximum capacitance values Cmax. This creates an overlap time (t) that can be approximated by the following expression;
During this overlap time, the equivalent series capacitance is Cmax/2. Hence, the back-to-back MOSFET devices present an equivalent series capacitance CFM that varies according to the following;
which leads to an average capacitance. It's the average capacitance that adds to Ceq in the LC tank and thereby shifts the VCO's frequency of oscillation. This average capacitance levels off at Cmax/2 when vFM exceeds A+VT.
c shows a graph that illustrates the operation of the circuit 900 as the modulation signal vFM moves negative and below the device's threshold voltage VT. As a result, both MOSFET devices spend more time at their minimum value. The overlap time (t) when both MOSFET devices present minimum capacitance is given by the expression;
It follows that the equivalent series capacitance CFM in this situation is evaluated according to the following;
as A sin ωt changes. This average capacitance levels off at Cmin/2 when vFM is less than −A+VT.
The average capacitance of each MOSFET device is governed by the fundamental expression;
which describes the instantaneous behavior of a capacitor. This relationship can be rewritten to provide the average capacitance as follows;
where rms(·)f is the root-mean-squared value of the argument evaluated at the fundamental or oscillation frequency f. The voltage applied to each MOSFET device can be expressed as;
v(t)=A sin ωt+vFM
and its derivative can be expressed as;
The root-mean-squared value is defined by the following relation;
and is equal to;
for the derivative of the applied voltage. The root-mean-squared value of the capacitor current at the fundamental frequency is the first coefficient of its Fourier series expansion, which can be expressed as;
i(t)=a0+a1 cos ωt+ . . . an cos nωt
This is given by the expression;
where a1 is the peak amplitude. This is (√{square root over (2)}) larger than the rms value for sinusoidal signals. It follows that;
where C[v(t)] represents the capacitance of the MOSFET device with v(t) applied.
After substituting for dv(t)/dt the following expression is obtained.
This results in an average capacitance equal to;
which can be evaluated using numerical integration.
In the above analysis, the common-mode voltage vcm was assumed to be ac ground. This introduces some error as this signal, although small, is actually non-zero. The differential voltage ΔV (which equals V1-V2) applied to the back-to-back MOSFET devices is simply 2A sin ωt and is independent of each device's capacitance, C3a and C3b. It has already been shown that the voltages applied to each individual MOSFET device do not track and their capacitances change oppositely. This affects the common mode voltage vcm according to the expression;
which simplifies to;
Note that the bracketed term possesses the same sign as A sin ωt. This is because C3b<C3a when sin ωt is positive and C3b>C3a when sin ωt is negative. As a result, the second harmonic of A sin ωt appears attenuated at the common-mode point.
The above analysis also assumes that capacitors Ca and Cb are greater than Cmax. This allows most of the VCO output signal 2A sin ωt to appear across MOSFETs N3a and N3b. Otherwise; ΔV would change with the capacitance of the MOSFET devices.
a shows a graph that illustrates the average capacitance of the back-to-back MOSFET devices CFM for different values of modulation signal vFM. As expected, it spans from Cmin/2 to Cmax/2 and equals Cmid at zero.
b shows a graph that illustrates a shift in the resonant frequency of the VCO's LC tank circuit due to variable capacitance. The frequency shift appears linear, but its derivative expressed as;
shows otherwise.
c shows a graph that illustrates the derivative of the frequency shift illustrated in
The nonlinear effects of the VCO limit the usefulness of direct phase/frequency modulation architectures. This is especially true for wideband modulation systems such as WCDMA. This system is based on direct sequence spread spectrum and QPSK modulation at 3.84 Mcps. Simulations of a direct modulation architecture (with 100 kHz loop bandwidth and VCO sensitivity of 70 MHz/V) show inadequate performance. The spectrum regrowth (adjacent channel level rejection—ACLR) measures approximately −56 dBc/1 MHz at 8.5 MHz offset while the error vector magnitude (EVM) approaches to 14%.
FM[n+1]→FM[n+1]+(FM[n]−FMlimit)
where FM[n] describes the nth digital sample of signal vFM, and FMlimit corresponds to the digital limit (equal to about 15-20 MHz for WCDMA modulation). The excess FM is tracked to minimize phase drift.
where the approximation is valid for vFM≦A/2. The linearization can be accomplished using any suitable analog and/or digital circuits.
a-b show graphs that illustrate improved linearity of a VCO using one embodiment of a linearizer circuit.
In one or more embodiments, a phase modulation system is provided that comprises FM limiting and reshaping that dramatically improves the performance of the direct modulation architecture. As a result of the improved linearity, the ACLR falls below −62 dBc/1 MHz while the EVM to drops to about 2% for WCDMA systems. Thus, embodiments of the direct frequency/phase modulator may be used in a variety of wired or wireless devices to provide enhanced performance.
Accordingly, while embodiments of a phase modulation system have been illustrated and described herein, it will be appreciated that various changes can be made to the embodiments without departing from their spirit or essential characteristics. Therefore, the disclosures and descriptions herein are intended to be illustrative, but not limiting, of the scope of the invention, which is set forth in the following claims.
This Application claims the benefit of priority from a U.S. Provisional Patent Application entitled “LINEAR WIDEBAND PHASE MODULATION SYSTEM”, filed on Mar. 5, 2005 and having application No. 60/658,898, the disclosure of which is incorporated by reference herein in its entirety for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
448539 | Morris | Mar 1891 | A |
599071 | Barr | Feb 1898 | A |
4263560 | Ricker | Apr 1981 | A |
4286237 | James | Aug 1981 | A |
4430627 | Machida | Feb 1984 | A |
4706047 | Avila et al. | Nov 1987 | A |
4769588 | Panther | Sep 1988 | A |
4816772 | Klotz | Mar 1989 | A |
4926135 | Voorman | May 1990 | A |
4965531 | Riley | Oct 1990 | A |
4994768 | Shepherd et al. | Feb 1991 | A |
5006818 | Koyama et al. | Apr 1991 | A |
5015968 | Podell et al. | May 1991 | A |
5030923 | Arai | Jul 1991 | A |
5289136 | DeVeirman et al. | Feb 1994 | A |
5331292 | Worden et al. | Jul 1994 | A |
5399990 | Miyake | Mar 1995 | A |
5491450 | Helms et al. | Feb 1996 | A |
5508660 | Gersbach et al. | Apr 1996 | A |
5548594 | Nakamura | Aug 1996 | A |
5561385 | Choi | Oct 1996 | A |
5581216 | Ruetz | Dec 1996 | A |
5631587 | Co et al. | May 1997 | A |
5648744 | Prakash et al. | Jul 1997 | A |
5677646 | Entrikin | Oct 1997 | A |
5739730 | Rotzoll | Apr 1998 | A |
5767748 | Nakao | Jun 1998 | A |
5818303 | Oishi et al. | Oct 1998 | A |
5834987 | Dent | Nov 1998 | A |
5862465 | Ou | Jan 1999 | A |
5878101 | Aisaka | Mar 1999 | A |
5880631 | Sahota | Mar 1999 | A |
5939922 | Umeda | Aug 1999 | A |
5945855 | Momtaz | Aug 1999 | A |
5949286 | Jones | Sep 1999 | A |
5990740 | Groe | Nov 1999 | A |
5994959 | Ainsworth | Nov 1999 | A |
5999056 | Fong | Dec 1999 | A |
6011437 | Sutardja et al. | Jan 2000 | A |
6018651 | Bruckert et al. | Jan 2000 | A |
6044124 | Monahan et al. | Mar 2000 | A |
6052035 | Nolan et al. | Apr 2000 | A |
6057739 | Crowley et al. | May 2000 | A |
6060935 | Shulman | May 2000 | A |
6091307 | Nelson | Jul 2000 | A |
6100767 | Sumi | Aug 2000 | A |
6114920 | Moon et al. | Sep 2000 | A |
6163207 | Kattner et al. | Dec 2000 | A |
6173011 | Rey et al. | Jan 2001 | B1 |
6191956 | Foreman | Feb 2001 | B1 |
6204728 | Hageraats | Mar 2001 | B1 |
6211737 | Fong | Apr 2001 | B1 |
6229374 | Tammone, Jr. | May 2001 | B1 |
6234387 | Cuthbert et al. | May 2001 | B1 |
6246289 | Pisati et al. | Jun 2001 | B1 |
6255889 | Branson | Jul 2001 | B1 |
6259321 | Song et al. | Jul 2001 | B1 |
6288609 | Brueske et al. | Sep 2001 | B1 |
6298093 | Genrich | Oct 2001 | B1 |
6333675 | Saito | Dec 2001 | B1 |
6370372 | Molnar et al. | Apr 2002 | B1 |
6392487 | Alexanian | May 2002 | B1 |
6404252 | Wilsch | Jun 2002 | B1 |
6476660 | Visocchi et al. | Nov 2002 | B1 |
6515553 | Filiol et al. | Feb 2003 | B1 |
6549078 | Sridharan et al. | Apr 2003 | B1 |
6559717 | Lynn et al. | May 2003 | B1 |
6560448 | Baldwin et al. | May 2003 | B1 |
6571083 | Powell, II et al. | May 2003 | B1 |
6577190 | Kim | Jun 2003 | B2 |
6583671 | Chatwin | Jun 2003 | B2 |
6583675 | Gomez | Jun 2003 | B2 |
6639474 | Asikainen et al. | Oct 2003 | B2 |
6664865 | Groe et al. | Dec 2003 | B2 |
6683509 | Albon et al. | Jan 2004 | B2 |
6693977 | Katayama et al. | Feb 2004 | B2 |
6703887 | Groe | Mar 2004 | B2 |
6711391 | Walker et al. | Mar 2004 | B1 |
6724235 | Costa et al. | Apr 2004 | B2 |
6734736 | Gharpurey | May 2004 | B2 |
6744319 | Kim | Jun 2004 | B2 |
6751272 | Burns et al. | Jun 2004 | B1 |
6753738 | Baird | Jun 2004 | B1 |
6763228 | Prentice et al. | Jul 2004 | B2 |
6774740 | Groe | Aug 2004 | B1 |
6777999 | Kanou et al. | Aug 2004 | B2 |
6781425 | Si | Aug 2004 | B2 |
6795843 | Groe | Sep 2004 | B1 |
6798290 | Groe et al. | Sep 2004 | B2 |
6801089 | Costa et al. | Oct 2004 | B2 |
6845139 | Gibbons | Jan 2005 | B2 |
6856205 | Groe | Feb 2005 | B1 |
6870411 | Shibahara et al. | Mar 2005 | B2 |
6917719 | Chadwick | Jul 2005 | B2 |
6940356 | McDonald, II et al. | Sep 2005 | B2 |
6943600 | Craninckx | Sep 2005 | B2 |
6975687 | Jackson et al. | Dec 2005 | B2 |
6985703 | Groe et al. | Jan 2006 | B2 |
6990327 | Zheng et al. | Jan 2006 | B2 |
7062248 | Kuiri | Jun 2006 | B2 |
7065334 | Otaka et al. | Jun 2006 | B1 |
7088979 | Shenoy et al. | Aug 2006 | B1 |
7123102 | Uozumi et al. | Oct 2006 | B2 |
7142062 | Vaananen et al. | Nov 2006 | B2 |
7148764 | Kasahara et al. | Dec 2006 | B2 |
7171170 | Groe et al. | Jan 2007 | B2 |
7215215 | Hirano et al. | May 2007 | B2 |
20020031191 | Shimizu | Mar 2002 | A1 |
20020071497 | Bengtsson et al. | Jun 2002 | A1 |
20020193009 | Reed | Dec 2002 | A1 |
20030078016 | Groe et al. | Apr 2003 | A1 |
20030092405 | Groe et al. | May 2003 | A1 |
20030118143 | Bellaouar et al. | Jun 2003 | A1 |
20030197564 | Humphreys et al. | Oct 2003 | A1 |
20040017852 | Redman-White et al. | Jan 2004 | A1 |
20040051590 | Perrott et al. | Mar 2004 | A1 |
20050093631 | Groe | May 2005 | A1 |
20050099232 | Groe et al. | May 2005 | A1 |
Number | Date | Country | |
---|---|---|---|
60658898 | Mar 2005 | US |