Claims
- 1. An apparatus to provide a substantially linear relationship between an input signal and a selected parameter, the apparatus comprising:
a square root converter couplable to receive the input signal, the square root converter adapted to provide a square root signal, the square root signal substantially proportional to a square root of the input signal; and a logarithmic generator couplable to receive the input signal and coupled to the square root converter, the logarithmic generator adapted to provide an applied signal, the applied signal substantially proportional to a sum of a logarithm of the input signal plus the square root signal.
- 2. The apparatus of claim 1, further comprising:
a voltage-to-current converter coupled to the square root converter and to the logarithmic generator, the voltage-to-current converter couplable to receive an input voltage and adapted to provide the input signal as an input current having a substantially linear relationship to the input voltage.
- 3. The apparatus of claim 2, wherein the voltage-to-current converter further comprises:
an operational amplifier having a first input coupled to receive the input voltage; and a n-channel transistor coupled to an output and to a second input of the operational amplifier, the n-channel transistor adapted to provide the input current.
- 4. The apparatus of claim 1, wherein the logarithm of the input signal is provided by the logarithmic generator as substantially equivalent to a 3/2 power of the input signal.
- 5. The apparatus of claim 1, further comprising:
a current mirror coupled to the voltage-to-current converter, to the square root converter and to the logarithmic generator, the current mirror adapted to provide the input current from the voltage-to-current converter to the square root converter and the logarithmic generator.
- 6. The apparatus of claim 1, further comprising:
an amplifier coupled to the logarithmic generator to provide an amplified applied signal.
- 7. The apparatus of claim 1, wherein the applied signal has a non-linear relationship to the selected parameter.
- 8. The apparatus of claim 1, wherein the input signal is an input voltage or an input current linearly converted from the input voltage.
- 9. The apparatus of claim 1, wherein the selected parameter is a frequency response.
- 10. The apparatus of claim 1, further comprising:
a parallel plate capacitor coupled to receive the applied signal, wherein the selected parameter is a frequency response of the parallel plate capacitor, and wherein the frequency response varies substantially linearly with the applied signal.
- 11. The apparatus of claim 1, further comprising:
a varactor coupled to receive the applied signal, wherein the selected parameter is a frequency response of the varactor, and wherein the frequency response varies substantially linearly with the applied signal.
- 12. The apparatus of claim 11, wherein the varactor is a CMOS-compatible MEMS varactor.
- 13. The apparatus of claim 1, wherein the selected parameter is a capacitance.
- 14. The apparatus of claim 1, wherein the square root converter is coupled through a buffer to the logarithmic generator.
- 15. The apparatus of claim 1, wherein the square root converter further comprises a first n-channel MOSFET transistor and a second n-channel MOSFET transistor having a nested-pair configuration and having coupled gates to receive the input signal.
- 16. The apparatus of claim 1, wherein the square root converter further comprises:
a first transistor having a first gate, a first drain and a first source; a second transistor having a second gate, a second drain and a second source, the first gate coupled to the second gate to receive the input signal, the second drain coupled to the first source to provide the square root signal.
- 17. The apparatus of claim 1, wherein the logarithmic generator further comprises a transistor having a gate to receive the square root signal and having a source couplable to receive the input signal.
- 18. The apparatus of claim 17, wherein the transistor is a p-channel transistor adapted to operate in a weak inversion state.
- 19. The apparatus of claim 1, wherein the applied signal is a voltage level Vp, wherein the voltage level
- 20. The apparatus of claim 1, further comprising:
an oscillator coupled to receive the applied signal, wherein an oscillation frequency of the oscillator is the selected parameter and is substantially linearly tunable in response to the applied signal.
- 21. A circuit to provide a substantially linear relationship between an input voltage and a frequency response of a capacitor, the circuit comprising:
a voltage-to-current converter, the voltage-to-current converter couplable to receive the input voltage, the voltage-to-current converter capable of providing an input current substantially linearly proportional to the input voltage; a current mirror coupled to the voltage-to-current converter; and a square root converter coupled to the current mirror to receive the input current, the square root converter capable of providing a first output voltage substantially proportional to a square root of a magnitude of the input current.
- 22. The circuit of claim 21, further comprising:
a junction varactor coupled to receive the first output voltage, wherein a capacitance of the junction varactor varies substantially linearly with the input voltage to provide a linear frequency response.
- 23. The circuit of claim 1, further comprising:
a logarithmic generator coupled to the square root converter to receive the first output voltage and coupled to the current mirror to receive the input current, the logarithmic generator capable of providing a second output voltage substantially proportional to a superposition of a logarithm of the magnitude of the input current with the square root of the magnitude of the input current.
- 24. The circuit of claim 23, further comprising:
a parallel plate capacitor coupled to receive the second output voltage, wherein a frequency response of the parallel plate capacitor varies substantially linearly with the input voltage.
- 25. The circuit of claim 23, further comprising:
a CMOS-compatible varactor coupled to receive the second output voltage, wherein a frequency response of the CMOS-compatible varactor varies substantially linearly with the input voltage.
- 26. An apparatus to provide a substantially linear relationship between an input voltage and a predetermined circuit parameter, the apparatus comprising:
a voltage-to-current converter, the voltage-to-current converter couplable to receive the input voltage, the voltage-to-current converter capable of providing an input current substantially linearly proportional to the input voltage; a current mirror coupled to the voltage-to-current converter; a square root converter coupled to the current mirror to receive the input current, the square root converter capable of providing a first output voltage substantially proportional to a square root of a magnitude of the input current; a logarithmic generator coupled to the current mirror to receive the input current, the logarithmic generator capable of providing a second output voltage substantially proportional to a logarithm of the magnitude of the input current; and a combiner coupled to the square root converter to receive the first output voltage and coupled to the logarithmic generator to receive the second output voltage, the combiner adapted to provide an applied signal substantially equal to a sum of the logarithm of the magnitude of the input current plus the square root of the magnitude of the input current, wherein the applied signal has a substantially nonlinear relationship to the predetermined parameter.
- 27. A method of providing a substantially linear relationship between an input voltage and a predetermined circuit parameter, the method comprising:
converting the input voltage to an input current, wherein the input current is substantially linearly proportional to the input voltage; generating a square root voltage from the input current, wherein the square root voltage is substantially proportional to a square root of a magnitude of the input current; generating a logarithmic voltage from the input current, wherein the logarithmic voltage is substantially proportional to a logarithm of the magnitude of the input current, and wherein the logarithmic voltage is substantially equal to a 3/2 power of the input current; and combining the square root voltage and the logarithmic voltage to form an applied signal substantially equal to a sum of the square root voltage and the logarithmic voltage, wherein the applied signal has a substantially nonlinear relationship to the predetermined parameter; and applying the applied signal to vary the predetermined circuit parameter substantially linearly with the input voltage.
- 28. A method to create a substantially linear relationship between an input signal and a selected parameter, comprising:
(a) receiving the input signal; (b) determining a square root of a magnitude of the input signal to form a square root signal; (c) determining a logarithm of the magnitude of the input signal to form a logarithmic signal; (d) combining the square root signal with the logarithmic signal to form an applied signal; and (e) providing the applied signal for adjustment of the selected parameter substantially linearly with the input signal.
- 29. The method of claim 28, wherein the logarithm of the magnitude of the input signal is provided as a substantial approximation to a 3/2 power of the magnitude of the input signal.
- 30. A method to create a substantially linear relationship between an input signal and a selected parameter, comprising:
(a) receiving the input signal; (b) determining a square root of a magnitude of the input signal to form a square root signal; (c) determining a 3/2 power of the magnitude of the input signal to form a power signal; (d) combining the square root signal with the power signal to form an applied signal; and (e) providing the applied signal for adjustment of the selected parameter substantially linearly with the input signal.
- 31. An apparatus comprising:
an interface to convert an analog input signal to a digital input signal and to convert a digital applied signal to an analog applied signal, wherein the interface is further adapted to provide the analog applied signal for adjustment of a selected parameter substantially linearly with the analog input signal; and a processor coupled to the interface, the processor adapted to determine a square root of a magnitude of the digital input signal to form a square root signal; to determine a logarithm of the magnitude of the input signal to form a logarithmic signal; and the processor further adapted to combine the square root signal with the logarithmic signal to form the digital applied signal.
- 32. A processor adapted to process a tuning signal to form a processed signal and to provide the processed signal to control a displacement of a plate of a micromachined varactor as a substantially linear function of the tuning signal.
- 33. The processor of claim 32 wherein the processor is further adapted to process the tuning signal by determining a square root of a magnitude of the input signal to form a square root signal, determining a logarithm of the magnitude of the input signal to form a logarithmic signal, and combining the square root signal with the logarithmic signal to form the processed signal.
- 34. The processor of claim 32 wherein the processor is further adapted to process the tuning signal by determining a square root of a magnitude of the input signal to form a square root signal, determining a 3/2 power of the magnitude of the input signal to form a power signal, and combining the square root signal with the power signal to form the processed signal.
- 35. A method of controlling a displacement of a plate of a micromachined varactor, the method comprising:
processing the tuning signal to form a processed signal; and providing the processed signal to control the displacement wherein the tuning signal is processed so that displacement of the plate is a substantially linear function of the tuning signal.
- 36. The method of claim 35, wherein the processing of the tuning signal further comprises determining a square root of a magnitude of the input signal to form a square root signal, determining a logarithm of the magnitude of the input signal to form a logarithmic signal, and combining the square root signal with the logarithmic signal to form the processed signal.
- 37. The method of claim 35, wherein the processing of the tuning signal further comprises determining a square root of a magnitude of the input signal to form a square root signal, determining a 3/2 power of the magnitude of the input signal to form a power signal, and combining the square root signal with the power signal to form the processed signal.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to Michael S. McCorquodale et al., U.S. Provisional Patent Application Ser. No. 60/464,760, entitled “A CMOS Voltage-to-Frequency Linearizing Circuit for Parallel Plate RF MEMS Varactors,” filed Apr. 23, 2003, incorporated by reference herein, with priority claimed for all commonly disclosed subject matter (the “first related application”).
[0002] This application is related to Michael S. McCorquodale, U.S. Provisional Patent Application Ser. No. 60/555,193, entitled “Monolithic and Top Down Clock Synthesis with Micromachined Radio Frequency Reference,” filed Mar. 22, 2004, incorporated by reference herein, with priority claimed for all commonly disclosed subject matter (the “second related application”).
Provisional Applications (2)
|
Number |
Date |
Country |
|
60464760 |
Apr 2003 |
US |
|
60555193 |
Mar 2004 |
US |