Liquid crystal apparatus

Information

  • Patent Grant
  • 6222517
  • Patent Number
    6,222,517
  • Date Filed
    Tuesday, July 21, 1998
    26 years ago
  • Date Issued
    Tuesday, April 24, 2001
    23 years ago
Abstract
A liquid crystal device having a matrix of pixels formed at intersections of scanning electrodes and data electrodes with e.g., a chiral smectic liquid crystal having at least two stable states, is driven at a high speed by simultaneously selecting M scanning electrodes (M being an integer of at least 2), and applying scanning signals to the simultaneously selected scanning electrodes and data signal to the data electrodes so as to apply writing pulses for determining states of pixels to pixels at the intersections of the selected scanning electrodes and the data electrodes and so that each pixel on the selected scanning electrodes is supplied with writing pulse(s) of a writing polarity having a time-integrated voltage value which is larger than that of writing pulse(s) of an anti-writing polarity, if any.
Description




FIELD OF THE INVENTION AND RELATED ART




The present invention relates to a matrix-type liquid crystal apparatus, more particularly to a driving method for a liquid crystal apparatus using a liquid crystal device having two stable states.




Hitherto, there has been a liquid crystal display device comprising a liquid crystal cell formed of a pair of substrates including one having thereon a group of scanning electrodes and the other having thereon a group of data electrodes, and a liquid crystal material disposed between the electrodes so as to form a matrix of pixels for displaying picture data. Particularly, extensive research and development have been made on a ferroelectric liquid crystal device using a liquid crystal having a spontaneous polarization and capable of responding to electric fields applied thereto at high speeds to realize two stable liquid crystal molecular alignment states since the year of 1980, e.g., as disclosed in Japanese Laid-Open Patent Application (JP-A) 56-107216.




In various driving methods for ferroelectric liquid crystal devices proposed heretofore, scanning lines are selected one by one for writing. A set of drive signal waveforms used in a representative conventional drive scheme is shown in FIG.


16


. In

FIG. 16

, at (A) is shown a scanning signal waveform at the time of selection; (B), a scanning signal waveform at the time of non-selection; (C), a data signal waveform for writing “white” (W) or a bright state; and (D), a data signal waveform for writing “black” (B) or a dark state. The drive signal waveform set is for a line-sequential writing scheme, wherein pixels on scanning lines are driven line by line, i.e., erased or reset into “black” by application of a V


1


pulse as shown at FIG.


16


(A), and then supplied selectively with either a pulse V


3


at (C) or a pulse V


4


at (D) to be written into “white” or to retain “black” without being written into “white” depending on the magnitude of a voltage difference with a V


2


pulse at (A). In a specific example, the voltages may be set to satisfy V


3


=−V


4


=V


5


, V


2


=2.V


4


and V


1


=V


2


, and the pulse widths may be set at ratios of V


1


:V


2


:V


5


:V


4


(C):V


3


(D):V


3


(C):V


4


(D)=5:2:1:1:1:2:2. The setting of more specific voltages and pulse widths may be varied depending on a cell gap between electrodes, a temperature and a liquid crystal material used in the device.




A ferroelectric liquid crystal device described above has a memory characteristic so that a black or a white display state can be sufficiently held even when an interval until a subsequent writing becomes long according to a lowering in frame frequency. Accordingly, a large panel having an increased number of scanning signal lines can be realized, but the image quality is inevitably lowered due to the lowering in frame frequency.




In order to provide an improvement to the above-mentioned problem, JP-A 63-155032 has proposed to scan a plurality of lines for realizing a high-speed drive. However, in the plural line scanning scheme described in JP-A 63-155032, each scanning signal is caused to have a pulse width of ½M in the case of scanning M lines at a time, and thus the pulse width becomes shorter corresponding to the number of scanning lines selected simultaneously, so that it is impossible to realize a substantially higher speed drive.




SUMMARY OF THE INVENTION




An object of the present invention is to provide a liquid crystal apparatus using a polarity-driven liquid crystal as represented by a ferroelectric liquid crystal and capable of realizing a high-speed drive and a large display area without causing a lowering in picture quality due to a lowering in frame frequency.




According to the present invention, there is provided a liquid crystal apparatus, comprising:




(A) a liquid crystal device comprising a group of scanning electrodes, a group of data electrodes intersecting the scanning electrodes, and a liquid crystal disposed so as to form a matrix of pixels each at an intersection of the scanning electrodes and the data electrodes, said liquid crystal having at least two stable states so as to be written into one stable state when supplied with a voltage of one polarity exceeding a threshold, and




(B) drive means for driving the liquid crystal device by selectively applying scanning signals and data signals to the scanning electrodes and the data electrodes so as to selectively apply a combined voltage to each pixel; said drive means comprising means for:




simultaneously selecting M scanning electrodes (M being an integer of at least 2), and




applying scanning signals to the simultaneously selected scanning electrodes and data signals to the data electrodes so as to apply writing pulses for determining states of pixels to pixels at the intersections of the selected scanning electrodes and the data electrodes and so that each pixel on the selected scanning electrodes is supplied with writing pulse(s) of a writing polarity having a time-integrated voltage value which is larger than that of writing pulse(s) of an anti-writing polarity, if any.




Herein, a time-integrated voltage value of a polarity of writing pulse(s) refers to a value determined by







0




t


V dt (wherein V is a voltage value in a writing or anti-writing polarity of writing pulse(s)) and is determined by









n




(
Vn
)

×

(

Δ





tn

)

















in the case of a plurality (n) of rectangular pulses in the writing or anti-writing polarity having voltage amplitudes V


1


, . . . Vn and pulse widths Δt, . . . Δn, respectively.




These and other objects, features and advantages of the present invention will become more apparent upon a consideration of the following description of the preferred embodiments of the present invention taken in conjunction with the accompanying drawings.











BRIEF DESCRIPTION OF THE DRAWINGS





FIGS. 1A-1C

each illustrate an example of scanning signal waveforms used in an embodiment of the invention.





FIGS. 2A and 2B

illustrate a set of data signals and a set of pixel signals used in an embodiment of the invention.





FIG. 3

illustrates a set of drive signals for a first embodiment of the liquid crystal apparatus according to the invention.





FIG. 4

illustrates time-serially applied drive signals for the first embodiment.





FIG. 5

illustrates a driven state of pixels according to the first embodiment.





FIG. 6

is a graph showing an example of drive characteristic of a liquid crystal for the first embodiment.





FIG. 7

is a plan view for illustrating a panel arrangement in the first embodiment of the liquid crystal apparatus according to the invention.





FIG. 8

is a block diagram of the first embodiment of the liquid crystal apparatus according to the invention.





FIG. 9

is a schematic sectional view of a liquid crystal (device) used in the first embodiment of the liquid crystal apparatus for illustrating a cell structure and a liquid crystal alignment model.





FIG. 10

illustrates a set of drive signals for a second embodiment of the invention, and





FIG. 11

illustrates a time-serial continuation of the drive signals.





FIG. 12

illustrates a time-serial continuations of drive signals used in a third embodiment of the invention.





FIG. 13

illustrates a driven states of pixels according to the third embodiment.





FIGS. 14A and 14B

illustrate a time-serial continuation of drive signals used in a fourth embodiment of the invention.





FIG. 15

illustrates a driven state of pixels according to the fourth embodiment.





FIG. 16

illustrates a set of drive signals used in a conventional liquid crystal apparatus.











DESCRIPTION OF THE PREFERRED EMBODIMENTS




In an embodiment of matrix drive according to the invention, M lines of scanning electrodes are selected simultaneously by using scanning signals having selection pulses all having a polarity for writing in the pixels, wherein M is a positive integer of at least 2.




The scanning signal in the selection period is composed of 2


M


phases, and the scanning signals supplied to the M lines have mutually different M voltage patterns, which are different at the respective phases. Among 2


M


voltage patterns based on data for the M lines, one is selected as a data signal. In a voltage pattern of a scanning signal, a phase having a selection pulse for determining a pixel writing state is denoted by “1”, and a phase having no selection pulse is denoted by “0”. On the other hand, as for display states of pixels on simultaneously selected M lines, a written state is denoted by “1” and a non-written state is denoted by “0”. Then, the voltage levels at respective phases of each data signal are determined based on whether or not the display patterns (or display pattern digits) correspond to the voltage patterns (or voltage pattern digits) at the respective phases of the scanning signals for the M lines.




For example, the voltage level at a certain phase of each data signal is set to have a maximum voltage V


1


of a polarity in writing direction (herein, sometimes called a writing polarity) when the voltage pattern digits at the phase of the scanning signals for M lines are fully identical to the display pattern digits for the M scanning lines; is set to have a maximum voltage of a polarity reverse to the writing polarity (herein, somtimes called a reverse polarity or an anti-writing polarity) when the voltage pattern digits at the phase are fully different from the display pattern digits for the M lines; and is set to have a voltage Vn which is intermediate between V


1


and V


2


when the voltage pattern digits are partially identical to the display pattern digits for the M lines.




In a specific case, the voltage values Vn for the data signals are all set to be zero, and the voltages of the data signals are set to satisfy V


1


=−V


2


.




Further, the scanning signals may be further set to include a reset pulse. In this case, a portion of the phases of each scanning signal may be composed of such a reset pulse.




Further, each scanning signal can be provided with an auxiliary pulse having a polarity different from that of a writing pulse immediately after the writing pulse.




The scanning signals and the data signals may be set to have a ratio (i.e., a bias ratio) of, e.g., 2-4, between a combined signal voltage (or a pixel voltage) obtained as a combination of a scanning signal and a data signal at the selection period and the voltage value of the data signal in a non-selection period.




The liquid crystal used in the present invention may preferably be a liquid crystal assuming at least two stable states, inclusive of a liquid crystal exhibiting a chiral smectic phase, such as a ferroelectric liquid crystal, and a bistable chiral nematic liquid crystal.




As described above, in the present invention, M lines of scanning electrodes are selected simultaneously and, among writing pulses determining the display state of a pixel applied during a selection period of a scanning signal, writing pulses having a polarity for writing in a pixel (i.e., a writing polarity) have a time-integrated value larger than that of writing pulses having an anti-writing polarity. As a result, M lines can be selected simultaneously in a selection period that is almost identical to a selection period for one line scanning, thereby allowing a high-speed drive.




Further, by using a reset pulse, pulses unnecessarily applied to a liquid crystal can be cancelled, thereby providing a larger drive margin.




Further, the drive margin can also be increased by cancelling pulses unnecessarily applied to the liquid crystal by applying an auxiliary pulse.




A further broad drive margin can be provided by using a liquid crystal having drive characteristics which are optimum for the present invention.




The drive scheme adopted in the present invention is utterly different from conventional drive schemes for TN devices or STN devices. This is explained below.




As a drive scheme for a liquid crystal device, there has been known a voltage-averaging method applied to TN devices and STN devices as mentioned above (Katsumi YOSHINO and Masanori OZAKI, “Ekisho Display no Ohyo to Kiso (Application and Basic of Liquid Crystal Display), published from Coronasha K.K., pp. 117-130). According to this scheme, effective values applied to a selection point, a half-selection point and a non-selection point are changed, thereby controlling an electric field intensity applied to liquid crystal molecules and liquid crystal alignment in the electric field. The liquid crystal in a TN device or STN device does not fully respond to a single selection pulse but gradually responds to repetition of several selection pulses applied thereto, that is based on a so-called cumulative response effect. Such a writing scheme is possible because the liquid crystal is driven based on a principle that the liquid crystal alignment change is caused so as to minimize the dielectric constant of liquid crystal molecules in an applied electric field. The drive voltage applied to the liquid crystal is proportional to the square of an electric field applied thereto and does not depend on the polarity of the electric field. Thus, the state change of the liquid crystal depends on the effective value of an applied electric field.




On the other hand, in a polarity drive scheme as applied to a ferroelectric liquid crystal device, etc., the switching is performed by applying a polarity of voltage exceeding a threshold of the liquid crystal at the time of scanning selection. This is an essential difference from the above-mentioned drive scheme for a TN device or an STN device. Accordingly, a scanning signal comprising a mixture of two polarity pulses can be used for a TN device at the time of selection, whereas a polarity-drive liquid crystal device requires a scanning signal principally comprising a writing polarity pulse and providing a writing polarity pulse at the time of selection to pixels on the selected scanning line.




The above-mentioned principle also holds true with an “active addressing drive method” for an STN device described in JP-A 5-100642. The “active addressing drive method” is a technique for alleviating a contrast lowering encountered in an STN device.




As the development of a higher-speed liquid crystal material (i.e., a low-viscosity material) for an STN device, it has become possible that the liquid crystal can respond to (the effective value of) a single selection pulse. More specifically, in conventional cases of using a liquid crystal having a slow response speed, an alignment change of liquid crystal is caused over several frame periods depending on the effective value of an applied voltage whereas, if response time is shortened to a period comparable to one frame period, the liquid crystal molecules are caused to response to (i.e., cause alignment change in response to) each applied pulse. Such a phenomenon is generally called a “frame response phenomenon”. Under such a response condition, the transmittance difference between the on and off states is reduced to result in a lower contrast.




If the “active addressing drive method” is applied to a liquid crystal having a quick responsiveness as to cause the frame response phenomenon, scanning signals for several lines and data signals are correlated with each other to exhibit an effect similar to the use of higher frequency signals, thus suppressing the “frame response phenomenon” to provide an improved contrast. Thus, the “active addressing drive method” does not result in a shorter scanning period and is therefore different from the drive method of the present invention as will be further discussed below.




In the TN or STN device, the liquid crystal does not respond to the applied electric field within one scanning selection period but causes a response still based on the “cumulative response effect”. On the other hand, according to a drive principle adopted in a ferroelectric liquid crystal device, the writing at a liquid crystal pixel is completed within a single scanning period and the voltage effective value applied to the liquid crystal within a subsequent non-selection period much longer than the scanning selection period does not relate to the response of the ferroelectric liquid crystal. The writing period depends on whether a time-integrated value of applied polarity voltage exceeds a threshold thereof, and the switching direction of the liquid crystal is also governed by the polarity of the voltage.




Next, drive waveforms used in the present invention will be discussed.




As for combination of a selection pulse phase (i.e., a phase causing a selection pulse) and a non-selection pulse phase (i.e., a phase causing no selection pulse), several combinations are possible depending on the number of scanning line selected simultaneously. Thus, 2


2


=4 combinations are possible in 2-line simultaneous scanning; 2


3


=8 combinations, in 3-line simultaneous scanning; and 2


4


=16 combinations, in 4-line simultaneous scanning.

FIGS. 1A-1C

show examples of scanning signals corresponding to such combinations. More specifically,

FIG. 1A

shows a pulse waveform example together with its matrix expression in the case of 2-line simultaneous scanning;

FIG. 1B

shows a pulse waveform example together with its matrix expression in the case of 3-line simultaneous scanning; and

FIG. 1C

shows a matrix expression of scanning pulses in the case of 4-line simultaneous scanning. In the matrix expression, a selection pulse phase is denoted by “1”, and a non-selection pulse phase is denoted by “0”. In the scanning signal waveforms, Vsc represents a selection pulse voltage, and Vc represents a reference voltage.




Next, as for combinations of data signals, 2


2


=4 combinations are possible in 2-line simultaneous scanning, 2


3


=8 combinations are possible in 3-line simultaneous scanning, and 2


4


=16 combinations are possible in 4-line simultaneous scanning, respectively depending on display patterns (or display pattern digits). Taking the case of 2-line simultaneous scanning, display patterns of (11), (00), (10) and (01) and corresponding data signals are possible, wherein “1” denotes a white display state, and “0” denotes a black display state.




The voltage level of each phase of a data signal is determined depending on the number of coincidence of the display pattern digit (1 or 0) and the voltage pattern digit (1 or 0), e.g., as shown in

FIG. 2A

for the case of 2-line simultaneous scanning shown in FIG.


1


A.




For example, in the case of display pattern (11) represented by an uppermost pattern in

FIG. 2A

, at a first phase showing voltage pattern digits (11) (indicated vertically in FIG.


1


A), the voltage pattern digits (11) both coincide with the display pattern digit (1). At third and fourth phases showing voltage pattern digits (10) and (01) respectively, one voltage pattern digit coincides with the display pattern digit (1). Finally, at a second phase showing voltage pattern digits (00), no voltage pattern digits coincide with the display pattern digit (1). Accordingly, the voltage levels of the respective phases of the uppermost data signal pattern in

FIG. 2A

are set to be −Vd


1


(i.e., a maximum level of a writing polarity (opposite to the writing polarity of a selection pulse voltage Vsc in the scanning signal) at the first phase (11), +Vd


1


(i.e., a maximum level of an anti-writing polarity (identical to the writing polarity of a selection pulse voltage Vsc) at the second phase (00), and Vd


2


at the third phase (10) and the fourth phase (01). Thus, Vd


3


(=−Vd


1


) having a maximum voltage level of a writing polarity is given for the maximum degree of coincidence (two) at the first phase; +Vd


1


having a maximum voltage level of an anti-writing polarity is given for the minimum degree of coincidence (zero) at the second phase; and ±Vd


2


having an intermediate voltage level between Vd


1


and Vd


2


(=−Vd


1


) and having mutually opposite polarities are given for medium levels of coincidence (one) at the third phase (10) and the fourth phase (01). In the display signal shown in

FIG. 2A

, the voltage levels may be set to satisfy Vd


3


=−Vd


1


, and Vd


2


=Vd


1


/2. Further, in the 2-line simultaneous scanning of this embodiment, Vsc is set to satisfy Vsc=2Vd


1


. In view of the drive signal characteristic of such a ferroelectric liquid crystal device, data signals are required to DC-compensated within a period of one to several horizontal scanning periods (one to several H). For this reason, the intermediate level voltage is separated into ±Vd


2


for the third and fourth phases.




The voltage levels of second to fourth data signals from the top to the bottom in

FIG. 2A

represented by display pattern digits (00), (10) and (01), respectively, are determined in similar manners as explained above and set to be as shown therein.




Further, the combined signals (i.e., pixel signals) for 8 pixels obtained by combination of two scanning signals shown in FIG.


1


A and four data signals shown in

FIG. 2A

are shown in FIG.


2


B.




Hereinbelow, some embodiments of the present invention will be described with reference to drawings.




[First Embodiment]





FIGS. 3 and 4

show drive signals singly and in succession used in this embodiment of the liquid crystal apparatus.




Referring to

FIG. 3

, Ss (N) represents a scanning selection signal applied to an N-th scanning electrode, and Ss(N+1) represents a scanning selection signal applied to an N+1-th scanning electrode, respectively, addressed at an address period Tn (n=1, 2, . . . n), and Sn represents a scanning non-selection signal applied to scanning electrodes not addressed at the address period Tn.




On the other hand, I(WW), I(BB), I(BW) and I(WB) represent data signals selectively applied to data electrodes for displaying W(white)-W, B(black)-B, B-W and W-B, respectively, at two pixels on two selected two scanning lines. Thus, at the address period Tn, any one of the four data signals is applied to each data line. Incidentally, a scanning signal voltage is set to Vsc=Vs, and data signal voltages are set to Vd


1


=Vs and Vd


2


=Vs/2.





FIG. 4

is a time-serial voltage waveform showing a state where drive voltages shown in

FIG. 3

are applied in succession to provide a display pattern shown in

FIG. 5

at intersections (pixels) of scanning electrodes S


1


-S


4


and a data electrode Ia. Referring to

FIG. 4

, at an address period T


1


, a first scanning electrode S


1


and a second scanning electrode S


2


are simultaneously addressed by applying thereto scanning signals Ss(N) and Ss(N+1), respectively shown in FIG.


3


. Further, at an address period T


2


, a third scanning electrode S


3


and a fourth scanning electrode S


4


are simultaneously addressed by applying thereto the scanning signals Ss(N) and Ss(N+1), respectively, shown in FIG.


3


. Before each address period Tn, a reset or clearing pulse having a pulse width of period Tn−1 and a pulse voltage 2Vs is applied-so as to provide a black display state as a reset state.




In this embodiment, pixels on scanning electrodes S


1


and S


2


intersecting with a data electrode Ia are respectively driven to display “white” and accordingly are supplied with a data signal I(WW) at an address period T


1


, and pixels on scanning electrodes S


3


and S


4


for respectively displaying “black” are supplied with a data signal I(BB) at an address period T


2


.




As a result, the respective intersections (pixels) are supplied with combined signals as shown at S


1


-Ia, S


2


-Ia, S


3


-Ia and S


4


-Ia, respectively. Corresponding thereto, in a selection period T


1


for the scanning electrode S


1


for “white” display, the pixel (S


1


-Ia) is supplied with 2Vs at phase t


2


and Vs/2 at phases t


3


and t


4


, and in the selection period T


1


for the scanning electrode S


2


, the pixel (S


2


-Ia) is supplied with 2Vs at phase t


2


, −Vs/2 at phase t


3


and 1.5Vs at phase t


4


. On the other hand, for “black” display, in a selection period T


2


for the scanning electrode S


3


, the pixel (S


3


-Ia) is supplied with Vs at phase t


1


, 1.5Vs at phase t


3


and −Vs/2 at phase t


4


, and in the selection period T


2


for the scanning electrode S


4


, the pixel (S


4


-Ia) is supplied with Vs at phase t


1


and Vs/2 at phases t


3


and t


4


. Accordingly, a pixel in the “white” display-selection period is supplied with a time-integrated voltage (or a product of voltage and pulse width) of 2Vs+Vs/2+Vs/2 (or 2Vs−Vs/2+1.5Vs) (=3Vs), if a time width for each of phases t


1


, t


2


, t


3


and t


4


is taken at 1, and a white-writing polarity is taken as positive. On the other hand, a pixel in the “black” display-selection period is supplied with a time-integrated voltage of Vs+1.5Vs−Vs/2 (or Vs+Vs/2+Vs/2) (=2Vs). Accordingly, if a threshold voltage Vth of the liquid crystal is set to satisfy: 2Vs<Vth<3Vs, the pixels can be selectively written into either “white” or “black” within their associated selection periods.




Now, an application time-dependence of threshold voltage of a liquid crystal as used in this embodiment is shown in FIG.


6


.

FIG. 6

shows a writable region wherein a pixel can be written into “white” after resetting to “black”, and a non-writable region wherein a pixel cannot be written into “white” but retains “black” after resetting to “black”. While a liquid crystal assuming a chiral smectic phase, such as a ferroelectric liquid crystal, generally shows a threshold value that is constant for a constant product of voltage x time, the threshold of the liquid crystal used in this embodiment shown in

FIG. 6

is affected more by applied voltage than application time. Accordingly, even if the product of applied voltage (V) and applied time (t) (=V×t) is constant, a lower threshold is given at a higher applied voltage. This characteristic facilitates designing of a white and a black writing waveform based on a difference in applied voltage and is suitable for a drive mode wherein different voltage values are used for “black” writing and “white” writing.




The threshold characteristic shown in

FIG. 6

may be represented by a formula of:






|log


10


Δt


1


−log


10


Δt


2


|/|log


10


V


1


−log


10


V


2


|>1,






wherein a first threshold is denoted by a voltage V


1


and a time Δt


1


, and a second threshold is denoted by a voltage V


2


and a time Δt


2


. In this embodiment, Vs may be set within a range of 1-30 volts, and phases t


1


-t


4


may respectively be set to have a duration of 1-50 μsec.




In this embodiment, the scanning signal voltage Vsc and data signal voltage Vd are set to satisfy Vsc=Vd=Vs, but it is possible to set, e.g., Vsc=2Vd, or Vsc=3Vd. It is generally preferred to adopt a range of Vd≦Vsc≦3Vd.





FIG. 7

is a schematic plan view for illustrating a liquid crystal panel structure included in this embodiment of the liquid crystal display apparatus according to the present invention. Referring to

FIG. 7

, the liquid crystal panel structure includes a liquid crystal panel


110


formed of a group of scanning electrodes


102


and a group of data electrodes


104


so as to form a matrix of pixels each at an intersection of the scanning electrodes and data electrodes for displaying a bit of picture data, a scanning electrode driver


101


for sequentially selecting the scanning electrodes and supplying drive waveforms to the selected scanning electrodes at prescribed time, and a data electrode driver


103


for supplying prescribed drive waveforms to the data electrodes


104


at prescribed time depending on video input signals. The pixels arranged in a matrix are supplied with video data through the data electrodes


104


for writing on the scanning electrodes


102


sequentially selected by scanning signals supplied through the scanning electrodes.





FIG. 8

is a block diagram of a liquid crystal display apparatus according to this embodiment. Referring to

FIG. 8

, the liquid crystal apparatus includes a liquid crystal display panel


110


as described above for image display, a scanning electrode driver


101


, a data electrode driver


103


, a drive control circuit


4


including a scanning signal control circuit


5


, a data signal control circuit


6


and a drive voltage generation circuit


7


, and a graphic controller


8


including a video RAM (VRAM)


9


for storing picture data.




In operation, data is transferred from the graphic controller including the VRAM


9


to the drive control circuit


4


according to transfer clock signals. The data is inputted to the scanning signal control circuit


5


and the data signal control circuit


6


and is converted into address data and display data, respectively, therein. According to the address data, scanning signal waveforms and data signal waveforms are outputted from the scanning electrode driver


101


and the data electrode driver


103


. The respective levels of drive voltages are generated from the drive voltage generation circuit


7


.




The liquid crystal panel used in this embodiment has a cell structure including a pair of oppositely disposed substrates having mutually different surface properties as schematically illustrated in FIG.


9


. Referring to

FIG. 9

, a liquid crystal cell (panel) includes a pair of glass substrates


701


and


707


having thereon transparent electrodes


702


and


706


respectively of ITO, etc. One substrate


701


is further coated with an alignment film


703


having a homogeneous alignment power as a result of a uniaxial aligning treatment, such as rubbing. The other substrate


707


is provided with a coating layer or surface


705


exhibiting a homeotropic alignment characteristic. Between the substrate


701


and


707


, a ferroelectric liquid crystal layer


704


is disposed so as to form a uniform alignment state giving two stable states


708


(U1) and


709


(U2) each schematically represented by a succession of helical cones characterizing liquid crystal molecules in chiral smectic phase arranged vertically between the substrates. A remaining succession of cones


710


represents a splay alignment state which can occur at some minor regions in the cell.




In a specific example, a liquid crystal cell was prepared in the following manner. A pair of glass substrates each provided with transparent electrodes of 70 nm-thick ITO films formed by sputtering were provided. The ITO electrodes on one substrate were coated with a 1%-solution of polyamic acid (polyimide precursor) (“LP-64”, available from Toray K.K.) in a solvent mixture of NMP (N-methylpyrrolidone): n-BC (n-butyl cellosolve) (=2:1) by spin coating at 45 rps (revolutions/sec) for 20 sec. Then, the coated substrate was subjected to solvent drying for 5 min. in an oven at 80° C. and then hot baking for 1 hour in an oven at 200° C. for imidization. The resultant polyimide film had a thickness of ca. 10 nm and subjected to rubbing with a nylon cloth wound about a 10 cm-dia. roller under the conditions of 16.7 rps, a cloth pressing depth against the film of 0.4 mm, a substrate feed speed of 10 mm/sec and two times of one way rubbing. Thereafter, a 0.008 wt. % dispersion of silica beads having an average diameter of 2.0 μm in IPA (isopropyl alcohol) was applied by spin coating at 25 rps for 10 sec on the polyimide alignment film to disperse the silica spacer beads at a density of ca. 300 particles/mm


2


. The ITO electrodes on the other substrate were coated with a 0.5 wt. % solution in alcohol of silane coupling agent (“ODS-E”) by spin coating at 45 rps for 20 sec., as a homeotropic aligning treatment. Then, a thermosetting sealant was applied at prescribed peripheral parts on the substrate.




The thus-treated two substrates were oppositely disposed and applied to each other, and subjected to thermosetting for 90 min. in an oven at 150° C. to form a blank cell. Then, the cell was filled with a liquid crystal material exhibiting in its chiral smectic phase a spontaneous polarization of 30 nC/cm


2


(at 25° C.), and a layer inclination angle δ of 0 deg. and a tilt angle of 22 deg., respectively at 20° C., after heating into its isotropic phase, followed by gradual cooling to room temperature and sealing-up of the injection port.




Thus, a liquid crystal cell (device) having 320×240 pixels was prepared.




The thus-prepared liquid crystal device was driven by applying drive waveforms described with reference to

FIG. 4

for display “white” on the entire display (for measuring “threshold”) and “black” on the entire display area (for measuring “crosstalk value). The voltage values used in the specific test (Example 1) were: Vs=8 volts and Vc=0 volt (in FIG.


4


).




For comparison, the same device was driven by application of the conventional drive waveforms shown in

FIG. 16

, wherein V


1


=14 volts, V


2


=−14 volts, V


3


=+6 volts, T


4


=−6 volts and V


5


=7 volts.




The drive performances were evaluated by measuring, under constant voltage level conditions, a threshold (i.e., a minimum effective pulse width or one-line scanning period (Tn/2 in

FIG. 3

or


4


or


1


H in

FIG. 6

) required for causing stable switching into “white”) and a crosstalk value (i.e., a maximum effective pulse width or one-line scanning period capable of retaining a “black” state over the entire pixels) to determine a drive margin according to the following formula:






drive margin=(crosstalk value−threshold)/(crosstalk value+threshold).






The measured values are summarized in the following Table.















TABLE 1











Drive margin




Threshold**




























Comparative




0.25




50 μs (= 1H) 







Example







Example 1




0.16




29 μs (= Tn/2)













**For Example 1, a half of unit writing period Tn (= T1, T2 . . . , in

FIG. 4

) was taken as one-line scanning period because two scanning lines were driven simultaneously in the unit period Tn (= T1, T2, etc.).













In view of the results shown in Table 1, Example 1 resulted in a somewhat lower drive margin but succeeded in reducing the one-line scanning period (threshold) to nearly a half, thus allowing a remarkably higher-speed drive.




[Second Embodiment]




In this embodiment, data signals having waveforms different from those in the first embodiment are used.





FIGS. 10 and 11

show sets of drive waveforms used in this embodiment (corresponding to those shown in

FIGS. 3 and 4

used in the first embodiment).




Referring to

FIG. 10

, Ss(N) represents a scanning selection signal applied to an N-th scanning electrode and Ss(N+1) represents a scanning selection signal applied to an N+1-th scanning electrode, respectively, addressed at an address period Tn (n=1, 2, . . . n), and Sn represents a scanning non-selection signal applied to scanning electrodes not addressed at the address period Tn.




On the other hand, I(WW), I(BB), I(BW) and I(WB) represent data signals selectively applied to data electrodes for displaying W(white)-W, B(black)-B, B-W and W-B, respectively, at two pixels on simultaneously selected two scanning electrodes. In this embodiment, the scanning signal voltage Vsc=Vs similarly as in the first embodiment, but the data signal voltage are set to satisfy Vd


1


=Vd=Vs and Vd


2


=Vc.





FIG. 11

is a time-serial voltage waveform showing a state where drive voltages shown in

FIG. 10

are applied in succession to provide a display pattern shown in

FIG. 5

at intersections (pixels) of scanning electrodes S


1


-S


4


and a data electrode I


1


. Referring to

FIG. 11

, at an address period T


1


, a first scanning electrode S


1


and a second scanning electrode S


2


are simultaneously addressed by applying thereto scanning signals Ss(N) and Ss(N+1), respectively shown in FIG.


10


. Further, at an address period T


2


, a third scanning electrode S


3


and a fourth scanning electrode S


4


are simultaneously addressed by applying thereto the scanning signals Ss(N) and Ss(N+1), respectively, shown in FIG.


10


. Before each address period Tn, a reset pulse having a pulse width of period Tn−1 and a pulse voltage 2Vs is applied so as to provide a black display state as a reset state.




In this embodiment, pixels on scanning electrodes S


1


and S


2


intersecting with a data electrode Ia are respectively driven to display “white” and accordingly are supplied with a data signal I(WW) at an address period T


1


, and pixels on scanning electrodes S


3


and S


4


for respectively displaying “black” are supplied with a data signal I(BB) at an address period T


2


.




As a result, the respective intersections (pixels) are supplied with combined signals as shown at S


1


-Ia, S


2


-Ia, S


3


-Ia and S


4


-Ia, respectively. Corresponding thereto, in a selection period T


1


for the scanning electrode S


1


for “white” display, the pixel (S


1


-Ia) is supplied with 2Vs at phase t


2


and Vs at phases t


3


, and in the selection period T


1


for the scanning electrode S


2


, the pixel (S


2


-Ia) is supplied with 2Vs at phase t


2


, and Vs at phase t


4


. On the other hand, for “black” display, in a selection period T


2


for the scanning electrode S


3


, the pixel (S


3


-Ia) is supplied with Vs at phase t


1


and Vs at phase t


3


, and in the selection period T


2


for the scanning electrode S


4


, the pixel (S


4


-Ia) is supplied with Vs at phase t


1


and Vs at phase t


4


. Accordingly, a pixel in the “white” display-selection period is supplied with a time-integrated voltage of 2Vs+Vs=3Vs. On the other hand, a pixel in the “black” display-selection period is supplied with a time-integrated voltage of Vs+Vs=2Vs. Accordingly, if a threshold voltage Vth of the liquid crystal is set to satisfy: 2Vs<Vth<3Vs, the pixels can be selectively written into either “white” or “black” within their associated selection periods. Vs may be set within a range of 1-30 volts, and phases t


1


-t


4


may respectively be set to have a duration of 1-50 μsec.




In this embodiment, the scanning signal voltage Vsc and data signal voltage Vd are set to Vsc=Vd=Vs, but it is also possible to adapt Vsc=2Vd, Vsc=3Vd, etc. It is generally preferred to adopt a range of Vd≦Vsc≦3Vd.




In this embodiment, a panel structure and a block diagram for the liquid crystal apparatus may be similar to those in the first embodiment.




A specific liquid crystal device prepared in the same manner as in the first embodiment was driven by applying drive waveforms shown in

FIGS. 10 and 11

wherein Vs=10 volts and Vc=0 volt (Example 2). The drive performances were evaluated similarly as in the first embodiment with respect to drive margin and threshold (one-line scanning period). The results are shown in Table 2 below together with those of Comparative Example shown again for reference.















TABLE 2











Drive margin




Threshold




























Comparative




0.25




50 μs (= 1H) 







Example







Example 2




0.18




27 μs (= Tn/2)















As shown in Table 2 above, according to this embodiment (Example 2), a somewhat better drive margin than Example 1 was attained, and the one-line scanning period was reduced to almost a half that of the conventional scheme.




[Third Embodiment]




In this embodiment, the second embodiment described above is modified with respect to the reset pulse, i.e., by using a drive waveform including additionally an auxiliary pulse so as to provide an increased drive margin.




A panel structure and a block diagram of liquid crystal apparatus similar to those in the first embodiment may be used.





FIG. 12

is a waveform diagram showing drive voltage waveforms time-serially applied in the third embodiment so as to provide a display state at intersections (pixels) of scanning electrodes S


1


-S


4


and a data electrode Ia shown in FIG.


13


. Referring to

FIG. 12

, at an address period T


1


, a first scanning electrode S


1


and a second scanning electrode S


2


are simultaneously addressed, and at an address period T


2


, a third scanning electrode S


3


and a fourth scanning electrode S


4


are simultaneously addressed. As is understood from waveforms at S


1


and S


2


in

FIG. 12

, compared with those for the second embodiment shown in

FIG. 10

, a reset pulse continues until phase t


1


in the address period and an auxiliary pulse is inserted at a phase (phase t


4


for a scanning electrode S(N), e.g., S


1


; phase t


1


of a subsequent address period for a scanning electrode S(N+1), e.g., S


2


). Data signals have waveforms similar to those in the second embodiment. The auxiliary pulse may have a voltage Vh set to satisfy Vh=Vs.




In this embodiment, the pixels on the scanning electrodes S


1


-S


4


are set to display “black”, so that the data electrode Ia receives data signal I(BB) respectively at address periods T


1


and T


2


. As a result, the combined waveforms applied to the pixels have waveforms shown at S


1


-Ia, S


2


-Ia, S


3


-Ia and S


4


-Ia, respectively.




According to such waveforms of this embodiment, Vs is applied at phase t


3


in the selection period for the scanning electrode S


1


, and only Vs is applied at phase t


4


in the selection period for the scanning electrode S


2


, respectively for displaying “black”. In other words, a Vs pulse portion at phase t


1


is cancelled by the reset pulse and, because of the auxiliary pulse, the influence of a data signal in the subsequent address period can be reduced, thus favoring “black” display and providing a broader drive margin.




A specific liquid crystal device prepared in the same manner as in the first embodiment was driven by applying drive waveforms shown in

FIG. 12

wherein Vs=10 volts and Vc=0 volt (Example 3). The drive performances were evaluated similarly as in the first embodiment with respect to drive margin and threshold (one-line scanning period). The results are shown in Table 3 below together with those of Comparative Example shown again for reference.















TABLE 3











Drive margin




Threshold




























Comparative




0.25




50 μs (= 1H) 







Example







Example 3




0.22




29 μs (= Tn/2)















As described above, a larger drive margin can be provided by modifying the reset pulse or auxiliary pulse.




[Fourth Embodiment]




In this embodiment, three scanning electrodes are driven simultaneously.




A panel structure and a block diagram of liquid crystal apparatus similar to those in the first embodiment may be used.





FIGS. 14A and 14B

are waveform diagrams showing drive voltage waveforms time-serially applied in the fourth embodiment so as to provide a display state at intersections (pixels) of scanning electrodes S


1


-S


6


and a data electrode Ia shown in FIG.


15


. Referring to

FIGS. 14A and 14B

, at an address period T


1


, scanning electrodes S


1


-S


3


are simultaneously addressed, and at an address period T


2


, scanning electrodes S


4


-S


6


are simultaneously addressed. The scanning signals are designed to include a selection pulse voltage Vsc=Vs, and the data signals are designed to have voltages Vd


1


=−Vd


4


=Vs and Vd


2


=Vd


3


=Vc.




In this embodiment, pixels at intersections with a data electrode Ia on scanning electrodes S


1


-S


3


are respectively driven to display “white” so that the data electrode Ia is supplied with a data signal for displaying “white” and pixels at intersections with the data electrode Ia on scanning electrodes S


4


-S


6


are respectively driven to display “black” so that the data electrode Ia is supplied with a data signal for displaying “black”. As a result, the combined waveforms applied to the pixels have waveforms shown at S


1


-Ia, S


2


-Ia, S


3


-Ia, S


4


-Ia, S


5


-Ia and S


6


-Ia, respectively, in

FIGS. 14A and 14B

.




A specific liquid crystal device prepared in the same manner as in the first embodiment was driven by applying drive waveforms shown in

FIGS. 14A and 14B

wherein Vs=8 volts and Vc=0 volt (Example 4). The drive performances were evaluated similarly as in the first embodiment with respect to drive margin and threshold (one-line scanning period (=Tn/3 as 3 scanning lines were selected simultaneously)). The results are shown in Table 4 below together with those of Comparative Example shown again for reference.















TABLE 4











Drive margin




Threshold




























Comparative




0.25




50 μs (= 1H) 







Example







Example 4




0.16




20 μs (= Tn/3)















As shown in Table 4, in this embodiment of three-line simultaneous drive, the drive margin was somewhat lowered, but the one-line scanning period was reduced to almost one third, thereby allowing a high-speed drive.




As has been described above, in the present invention, drive waveforms suitable for simultaneously driving a plurality of scanning lines are used to select a plurality (M) of scanning lines within a period comparable to a period for selecting one scanning line at a time, so that a high-speed drive can be realized and a larger picture area can be realized without causing a lowering in picture quality.




Further, by effectively utilizing a reset pulse, unnecessary pulses can be cancelled to provide an increased drive margin.




Further, by adding an auxiliary pulse after a writing pulse, the writing pulse at the time of half-selection can be reduced to provide a larger drive margin.




A further increased drive margin can be attained by using a liquid crystal having a drive characteristic suitable for the present invention.



Claims
  • 1. A liquid crystal apparatus, comprising:(A) a liquid crystal device comprising a group of scanning electrodes, a group of data electrodes intersecting the scanning electrodes, and a liquid crystal disposed so as to form a matrix of pixels each at an intersection of the scanning electrodes and the data electrodes, said liquid crystal having at least two stable states so as to be written into one stable state when supplied with a voltage of one polarity exceeding a threshold, and (B) drive means for driving the liquid crystal device by selectively applying scanning signals and data signals to the scanning electrodes and the data electrodes so as to selectively apply a combined voltage to each pixel; said drive means comprising means for: simultaneously selecting M scanning electrodes (M being an integer of at least 2), and applying scanning signals to the simultaneously selected scanning electrodes and data signals to the data electrodes so as to apply writing pulses for determining states of pixels to pixels at the intersections of the selected scanning electrodes and the data electrodes and so that each pixel on the selected scanning electrodes is supplied with writing pulse(s) of a writing polarity having a time-integrated voltage value which is larger than that of writing pulse(s) of an anti-writing polarity, if any, wherein each scanning signal includes a selection period composed of 2M phases; the M scanning electrodes selected simultaneously receive scanning signals having mutually different voltage patterns in the selection period, each composed of a various combination of a phase having a selection pulse for determining a pixel state denoted by a voltage pattern digit “1” and a phase having no selection pulse denoted by a voltage pattern digit “0”; each data signal is selected from 2M voltage patterns based on display data for associated M pixels on the selected scanning electrodes so as to provide a various combination of a written pixel state denoted by a display pattern digit “1” and a non-written pixel state denoted by a display pattern digit “0”, so that each data signal is set to have voltage levels for the respective phases which are determined depending on the decree of coincidence between the voltage pattern digit and the display pattern digit at the respective phases, and wherein the voltage level of each phase of a data signal is set to have a highest voltage V1 of a writing polarity when the voltage pattern digits for the M scanning electrodes fully coincide with the display pattern digits for the M pixels, a highest voltage V2 of an anti-writing polarity when the voltage pattern digits for the M scanning electrodes do not coincide at all with the display pattern digit for the M pixels, and a medium voltage Vn when the voltage Pattern digits partly coincide with the display pattern digits, Vn being determined depending on the degree of the coincidence.
  • 2. A liquid crystal apparatus according to claim 1, wherein each scanning signal includes a plurality of selection pulses for determining a pixel state, said plurality of selection pulses all having a writing polarity.
  • 3. A liquid crystal apparatus according to claim 1, wherein each scanning signal includes a reset pulse.
  • 4. A liquid crystal apparatus according to claim 1, wherein the medium voltage Vn is uniformly set to be zero, and the voltage V1 and V2 are determined to satisfy V1=−V2.
  • 5. A liquid crystal apparatus according to claim 1, wherein each scanning signal includes a reset pulse in addition to the voltage pattern in the 2M phases.
  • 6. A liquid crystal apparatus according to claim 5, wherein each scanning signal includes a phase having a pulse which has a voltage level and a voltage polarity which are equal to those of the reset pulse.
  • 7. A liquid crystal apparatus according to claim 6, wherein the pulse having a voltage level and a voltage polarity equal to those of the reset pulse forms a portion of each of the M scanning signals for the M scanning electrodes at a phase where none of the selected pixels are written.
  • 8. A liquid crystal apparatus according to claim 1, wherein each scanning signal further includes an auxiliary pulse having a polarity different from that of a selection pulse immediately after the selection pulse.
  • 9. A liquid crystal apparatus according to claim 1, wherein M is 2.
  • 10. A liquid crystal apparatus according to claim 1, wherein M is 3.
  • 11. A liquid crystal apparatus according to claim 1, wherein the scanning signals and the data signals are determined so as to provide a bias ratio of 2-4 in terms of a ratio between the level of the combined voltage applied to a pixel in its selection period and the level of the data signals applied to a pixel in a non-selection period.
  • 12. A liquid crystal apparatus according to claim 1, wherein said liquid crystal has a threshold characteristic represented by a formula of|log10Δt1−log10Δt2|/log10V1−log10V2|>1, wherein V1 and V2 denote threshold voltage of the liquid crystal at voltage application periods of Δt1 and Δt2, respectively.
  • 13. A liquid crystal apparatus according to claim 1, wherein the liquid crystal is a liquid crystal exhibiting chiral smectic phase.
  • 14. A liquid crystal apparatus, comprising:(A) a liquid crystal device comprising a group of scanning electrodes, a group of data electrodes intersecting the scanning electrodes, and a liquid crystal disposed so as to form a matrix of pixels each at an intersection of the scanning electrodes and the data electrodes, said liquid crystal having at least two stable states so as to be written into one stable state when supplied with a voltage of one polarity exceeding a threshold, and (B) drive means for driving the liquid crystal device by selectively applying scanning signals and data signals to the scanning electrodes and the data electrodes so as to selectively apply a combined voltage to each pixel; said drive means comprising means for: simultaneously selecting M scanning electrodes (M being an integer of at least 2), and applying scanning signals to the simultaneously selected scanning electrodes and data signals to the data electrodes so as to apply writing pulses for determining states of pixels to pixels at the intersections of the selected scanning electrodes and the data electrodes and so that each pixel on the selected scanning electrodes is supplied with writing pulse(s) of a writing polarity having a time-integrated voltage value which is larger than that of writing pulse(s) of an anti-writing polarity, if any, wherein the scanning signals and the data signals are determined so as to provide a bias ratio of 2-4 in terms of a ratio between the level of the combined voltage applied to a pixel in its selection period and the level of the data signals applied to a pixel in a non-selection period.
  • 15. A liquid crystal apparatus, comprising:(A) a liquid crystal device comprising a group of scanning electrodes, a group of data electrodes intersecting the scanning electrodes, and a liquid crystal disposed so as to form a matrix of pixels each at an intersection of the scanning electrodes and the data electrodes, said liquid crystal having at least two stable states so as to be written into one stable state when supplied with a voltage of one polarity exceeding a threshold, and (B) drive means for driving the liquid crystal device by selectively applying scanning signals and data signals to the scanning electrodes and the data electrodes so as to selectively apply a combined voltage to each pixel; said drive means comprising means for: simultaneously selecting M scanning electrodes (M being an integer of at least 2), and applying scanning signals to the simultaneously selected scanning electrodes and data signals to the data electrodes so as to apply writing pulses for determining states of pixels to pixels at the intersections of the selected scanning electrodes and the data electrodes and so that each pixel on the selected scanning electrodes is supplied with writing pulse(s) of a writing polarity having a time-integrated voltage value which is larger than that of writing pulse(s) of an anti-writing polarity, if any, wherein said liquid crystal has a threshold characteristic represented by a formula of |log10Δt1−log10Δt2|/|log10V1−log10V2|>1, wherein V1 and V2 denote threshold voltage of the liquid crystal at voltage application periods of Δt1 and, Δt2, respectively.
Priority Claims (1)
Number Date Country Kind
9-211173 Jul 1997 JP
US Referenced Citations (54)
Number Name Date Kind
4367924 Clark et al. Jan 1983
4674839 Tsuboyama et al. Jun 1987
4697887 Okada et al. Oct 1987
4738515 Okada et al. Apr 1988
4778260 Okada et al. Oct 1988
4830467 Inoue et al. May 1989
4836656 Mouri et al. Jun 1989
4838652 Inaba et al. Jun 1989
4878740 Inaba et al. Nov 1989
4902107 Tsuboyama et al. Feb 1990
4925277 Inaba May 1990
4930875 Inoue et al. Jun 1990
4932759 Toyono et al. Jun 1990
4958912 Inaba et al. Sep 1990
4958915 Okada et al. Sep 1990
5026144 Taniguchi et al. Jun 1991
5033822 Ooki et al. Jul 1991
5034735 Inoue et al. Jul 1991
5041821 Onitsuka et al. Aug 1991
5058994 Mihara et al. Oct 1991
5091784 Someya et al. Feb 1992
5132818 Mouri et al. Jul 1992
5136282 Inaba et al. Aug 1992
5262881 Kuwata et al. Nov 1993
5267065 Taniguchi et al. Nov 1993
5298914 Yamazaki Mar 1994
5321419 Katakura et al. Jun 1994
5469281 Katakura et al. Nov 1995
5471229 Okada et al. Nov 1995
5485173 Scheffer et al. Jan 1996
5506601 Mihara et al. Apr 1996
5508716 Prince et al. Apr 1996
5519411 Okada et al. May 1996
5521727 Inaba et al. May 1996
5532713 Okada et al. Jul 1996
5583534 Katakura et al. Dec 1996
5592190 Okada et al. Jan 1997
5592191 Tsuboyama et al. Jan 1997
5598299 Hayakawa Jan 1997
5602562 Onitsuka et al. Feb 1997
5606343 Tsuboyama et al. Feb 1997
5627559 Tsuboyama et al. May 1997
5638195 Katakura et al. Jun 1997
5646755 Okada et al. Jul 1997
5657038 Okada et al. Aug 1997
5673062 Katakura et al. Sep 1997
5682177 Kuwata et al. Oct 1997
5689320 Okada et al. Nov 1997
5691740 Onitsuka et al. Nov 1997
5717421 Katakura et al. Feb 1998
5734367 Tsuboyama et al. Mar 1998
5754154 Katakura et al. May 1998
5796381 Iwasaki et al. Aug 1998
5808594 Tsuboyama et al. Sep 1998
Foreign Referenced Citations (3)
Number Date Country
56-107216 Aug 1981 JP
63-155032 Jun 1988 JP
5-100642 Apr 1993 JP