The present invention relates a driving circuit, a liquid crystal display (LCD) having using the driving circuit, and a method for driving the LCD.
An LCD has the advantages of portability, low power consumption, and low radiation, and has been widely used in various portable information products such as notebooks, personal digital assistants (PDAs), video cameras and the like. Furthermore, the LCD is considered by many to have the potential to completely replace CRT (cathode ray tube) monitors and televisions.
The data line 102 has an essential resistance R, which associated with the parasitic capacitor Csd forms an RC (resistance-capacitance) delay circuit. The RC delay circuit distorts a data signal applied to the data line 102. A distortion of the data signal is determined by the essential resistance R and a capacitance of the parasitic capacitor Csd.
Referring also to
What is needed, therefore, is an LCD that can overcome the above-described deficiencies.
In one preferred embodiment, a driving circuit of an LCD includes: a plurality of gate lines that are parallel to each other and that each extend along a first direction; a plurality of data lines that are parallel to each other and that each extend along a second direction substantially orthogonal to the first direction; a gate driving circuit connected to the gate lines; a data driving circuit connected to the data lines; and a pre-charging voltage circuit. The pre-charging voltage circuit is configured to provide a pre-charging voltage to each of the data lines before the gate driving circuit scans the gate lines.
Other novel features and advantages will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings.
Referring to
Referring also to
The gate driving circuit 210 is used to drive the gate lines 201. The data driving circuit 220 includes an enabling terminal 221. When a low voltage is applied to the enabling terminal 221, the data driving circuit 210 provides data signals to the data lines 202. When a high voltage is applied to the enabling terminal 221, the data driving circuit 220 does not provide data signals to the data lines 202.
The clock controller 240 is respectively connected with the gate driving circuit 210, the enabling terminal 221 of the data driving circuit 220, and the pre-charging voltage circuit 230, in order to control displaying of images by the LCD 200.
The pre-charging voltage circuit 230 includes a pre-charging voltage generator 235 and a plurality of second TFTs 236. The pre-charging voltage generator 235 includes a first input terminal m1, a second input terminal m2, a first output terminal s1, and a second output terminal s2. Each second TFT 236 includes a gate electrode 2362 connected to the clock controller 240, a source electrode 2364 connected to either the first output terminal s1 or the second output terminal s2, and a drain electrode 2366 connected to a corresponding one of the data lines 202. The first output terminal s1 is connected to odd-column data lines 202 at points thereof farthest from the data driving circuit 220, via corresponding of the second TFTs 236. The second output terminal s2 is connected to even-column data lines 202 at points thereof farthest from the data driving circuit 220, via corresponding of the second TFTs 236. When the clock controller 240 provides a high voltage to the gate electrodes 2362 of the second TFTs 236, the second TFTs 236 are switched on so that the pre-charging voltage circuit 230 provides a plurality of pre-charging voltages to the data lines 202 at the points thereof farthest from the data driving circuit 220, via the second TFTs 236.
Referring to
Generally, inverse methods of driving an LCD include: a dot inverse method, a column inverse method, a row inverse method, and a plane inverse method. The different inverse methods need different pre-charging voltages. In the following description, for convenience, an inverse method of the LCD 200 is assumed to be a column inverse method.
During odd-numbered frames, because the data signals applied to the odd-column data lines 202 are positive voltages, and the data signals applied to the even-column data lines 202 are negative voltages, a pre-charging voltage applied to the odd-column data lines 202 is a positive voltage V1+, and a pre-charging voltage applied to the even-column data lines 202 is a negative voltage V2−. That is, the output terminals s1, s2 respectively output the positive pre-charging voltage V1+ and the negative pre-charging voltage V2−.
During even-numbered frames, a pre-charging voltage applied to the odd-column data lines 202 is a negative voltage V2−, and a pre-charging voltage applied to the even-column data lines 202 is a positive voltage V1+. That is, the output terminals s1, s2 respectively output the negative pre-charging voltage V2− and the positive pre-charging voltage V1+.
Referring to
During odd-numbered frames, before the gate driving circuit 210 scans the gate lines 201, the clock controller 240 provides a high voltage to the enabling terminal 221 of the data driving circuit 220 and the gate electrodes 2362 of the second TFTs 236. Thus the second TFTs 236 are switched on, so that the pre-charging voltage circuit 230 provides a positive voltage V1+ to the points of the odd-column data lines 220 farthest from the data driving circuit 220, and provides a negative voltage V2− to the points of the even-column data lines 220 farthest from the data driving circuit 220. When the gate driving circuit 210 scans the gate lines 201, the clock controller 240 provides a low voltage to the enabling terminal 221 of the data driving circuit 220 and the gate electrodes 2362 of the second TFTs 236. Thus the second TFTs 236 are switched off, so that the pre-charging voltage circuit 230 provides a negative voltage V2− to the points of the odd-column data lines 220 farthest from the data driving circuit 220, and provides a positive voltage V1+ to the points of the even-column data lines 220 farthest from the data driving circuit 220.
During even-numbered frames, before the gate driving circuit 210 scans the gate lines 201, the clock controller 240 provides a high voltage to the enabling terminal 221 of the data driving circuit 220 and the gate electrodes 2362 of the second TFTs 236. Thus the second TFTs 236 are switched on, so that the pre-charging voltage circuit 230 provides a negative voltage V2− to the points of the odd-column data lines 220 farthest from the data driving circuit 220, and provides a positive voltage V1+ to the points of the even-column data lines 220 farthest from the data driving circuit 220. When the gate driving circuit 210 scans the gate lines 201, the clock controller 240 provides a low voltage to the enabling terminal 221 of the data driving circuit 220 and the gate electrodes 2362 of the second TFTs 236. Thus the second TFTs 236 are switched off, so that the pre-charging voltage circuit 230 provides a positive voltage V1+ to the points of the odd-column data lines 220 farthest from the data driving circuit 220, and provides a negative voltage V2− to the points of the even-column data lines 220 farthest from the data driving circuit 220.
In summary, because the pre-charging voltage circuit 240 provides a pre-charging voltage to each of the points of the data lines 202 farthest from the data driving circuit 220 via the second TFTs 236 before the gate driving circuit 210 scans the gate lines 201, distortion of the data signals due to portions of the data lines 202 farthest from the data driving circuit 220 jumping from zero to a level of the data signals applied thereto is significantly lessened and may even be eliminated. Thus, a display performance of the LCD 200 is improved.
Further or alternative embodiments may include the following. In one example, the inverse method of driving the LCD 200 can be a row inverse method or a plane inverse method. In such cases, the first output terminal s1 is connected to the data lines 202 via the source electrodes 2364 of the second TFTs 236, and the second output terminal s2 is floating. Further, the gate electrode 2362 of each second TFT 236 is connected to the clock controller 240.
It is to be understood, however, that even though numerous characteristics and advantages of the present embodiments have been set out in the foregoing description, together with details of the structures and functions of the embodiments, the disclosure is illustrative only, and changes may be made in detail, especially in matters of shape, size, and arrangement of parts within the principles of the invention to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
95112486 A | Apr 2006 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
6307681 | Aoki et al. | Oct 2001 | B1 |
7199777 | Moon | Apr 2007 | B2 |
7215311 | Kim | May 2007 | B2 |
20020041267 | Jung | Apr 2002 | A1 |
20030214470 | Sun | Nov 2003 | A1 |
20050001800 | Ha | Jan 2005 | A1 |
20050168491 | Takahara et al. | Aug 2005 | A1 |
20060290644 | Kim | Dec 2006 | A1 |
Number | Date | Country |
---|---|---|
1504984 | Jun 2004 | CN |
Number | Date | Country | |
---|---|---|---|
20070236436 A1 | Oct 2007 | US |