This application claims priority from South Korean Patent Application No. 10-2008-0006353 filed on Jan. 21, 2008 in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference in its entirety.
1. Field of the Invention
The present invention relates to a liquid crystal display and a driving method thereof.
2. Description of the Related Art
Demands for large-screen and high-quality display devices are continuously increasing, and have been met by liquid crystal displays. A liquid crystal display utilizes the difference between a direct-current (DC) common voltage and a data voltage to display an image.
Recently, in order to reduce power consumption, a pulse-mode common voltage has been proposed that alternates between a high level and a low level.
If the pulse-mode common voltage is in the audio frequency range, audible noise is generated.
This section summarizes some features of the invention. Other features are described in subsequent sections. The invention is defined by the appended claims, which are incorporated into this section by reference.
Some embodiments of the present invention reduce the audible noise generated by the pulse-mode common voltage.
According to an aspect of the present invention, there is provided a liquid crystal display comprising: a voltage providing unit for providing a common voltage which is a direct-current (DC) voltage level in each of a plurality of first periods of time, in each of a plurality of second periods of time, and in each of a plurality of third periods of time, wherein each first period of time is separated from each second period of time by at least one third period of time, wherein the DC voltage levels in at least one first period of time, at least one second period of time, and at least one third period of time are different from each other; and one or more liquid crystal capacitors each of which is for being charged by a voltage difference between the common voltage and a data voltage.
According to another aspect of the present invention, there is provided a method of driving a liquid crystal display, the method comprising: providing a common voltage which is a direct-current (DC) voltage level in each of a plurality of first periods of time, in each of a plurality of second periods of time, and in each of a plurality of third periods of time, wherein each first period of time is separated from each second period of time by at least one third period of time, wherein the DC voltage levels in at least one first period of time, at least one second period of time, and at least one third period of time are different from each other; providing a data voltage; and charging one or more liquid crystal capacitors by a voltage difference between the common voltage and a data voltage.
The embodiments described in this section are provided for illustration and do not limit the invention. The invention is defined by the appended claims.
It will be understood that when an element or layer is referred to as being “on,” “connected to” or “coupled to” another element or layer, then intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, then there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
Terms like “first”, “second”, etc. may be used herein to distinguish one element from another. Such terms are mere reference labels that are interchangeable and do not limit the invention.
One embodiment of the present invention will now be described with reference to
The liquid crystal panel 300 includes signal lines G1˜Gn and D1˜Dm, and pixels PX connected thereto as seen in
The signal lines G1˜Gn are gate lines for transmitting gate signals. The signal lines D1˜Dm are data lines for transmitting data signals. The gate lines G1˜Gn extend substantially in a row direction and are substantially parallel to each other, and data lines D1˜Dm extend substantially in a column direction and are substantially parallel to each other.
The gate driver 400 receives the gate-on voltage Von and the gate-off voltage Voff from the voltage generator 800, and provides these voltages to the gate lines G1˜Gn. More particularly, the gate driver 400 sequentially provides the gate on voltage Von to the gate lines G1˜Gn in response to gate control signals CONT1 from the timing controller 600.
The data driver 500 receives image data DAT and data control signals CONT2 from the timing controller 600. The data driver 500 selects “gray” voltages, i.e. voltages needed to display desired luminance levels. The selected gray voltages correspond to the respective image data DAT. The data driver 500 applies the selected voltages to the corresponding data lines D1˜Dm.
The aforementioned gate control signals CONT1, which control the operation of the gate driver 400, include a vertical start signal indicating the start of the operation of the gate driver 400 in displaying a frame, a gate clock signal determining the output timing of the gate-on voltage, an output enable signal determining the pulse width of the gate-on voltage, and so on. The data control signals CONT2, which control the operation of the data driver 500, include a horizontal start signal for starting the operation of the data driver 500 in displaying a frame, an output enable signal for enabling the output of the data voltages, and so on.
The gray voltage generator 700 includes a voltage divider formed by resistors connected in series between a terminal receiving a driving voltage AVDD and a ground terminal. The gray-scale voltage generator 700 thus generates the gray-scale voltages by dividing the driving voltage AVDD. The invention is not limited to this type of gray voltage generator however.
The timing controller 600 receives input image signals R, G, and B and external clock signals from an external graphics controller (not shown). The external clock signals are control signals which may include, for example, a data enable signal DE, a vertical synchronization signal Vsync, a horizontal synchronization signal Hsync, a main clock MCLK, and so on. The data enable signal DE is maintained at a high level while the input image signals R, G, and B are received. The data enable signal DE thus indicates that the signals provided by the external graphic controller (not shown) are the image signals R, G, and B. The vertical synchronization signal Vsync indicates a frame start. The horizontal synchronization signal indicates the start of processing a gate line. The main clock signal Mclk is a clock signal synchronizing all the other signals used by the liquid crystal display 10.
The timing controller 600 receives the input image signals R, G and B, generates image data DAT, and outputs the image data to the data driver 500. In addition, based on the external clock signals (such as the vertical synchronization signal Vsync, the horizontal synchronization signal Hsync, the main clock MCLK, the data enable signal DE, and so on), the timing controller 600 generates and outputs internal clock signals, that is, gate control signals CONT1 and data control signals CONT2.
As shown in
The common electrode CE is supplied with the common voltage Vcom provided by the voltage providing unit 800. The pixel electrode PE is supplied with the data voltage provided by the data driver 500 via the data line Dj. The liquid crystal capacitor Clc is charged to the voltage difference between the common voltage Vcom and the data voltage to display an image.
The voltage providing unit 800 generates the gate-on voltage Von, the gate-off voltage Voff and the common voltage Vcom; provides the gate-on voltage Von and the gate-off voltage Voff to the gate driver 400; and provides the common voltage Vcom to the common electrode CE shown in
The common voltage Vcom is a periodic signal with a period T0 as illustrated in the timing diagram of
The common voltage Vcom can be chosen to reduce audible noise as will now be described with reference to
In the embodiment of
The audible band is from about 20 Hz to about 20 kHz. Assuming that the frequency 1/T0 of the common voltage Vcom is between about 10 kHz and about 14 kHz, the fundamental frequency falls into the audible band but the harmonics of the fundamental frequency do not. Accordingly, the audible noise generated by the common voltage Vcom can be reduced by reducing the amplitude of the fundamental wave.
More particularly, denoting w0=2π/T0, the coefficient al of the fundamental wave of the common voltage Vcom of
Therefore the amplitude of the fundamental wave is
The coefficient a1 of the fundamental wave is thus a function of the amplitude A and τ. Therefore, the audible noise generated by the common voltage Vcom can be decreased by choosing the amplitude A and τ so as to reduce the amplitude |a1| of the fundamental wave. More particularly, it is clear from the equation (2) the fundamental wave's amplitude decreases with cos(w0τ). Accordingly, in some embodiments, τ is chosen to make cos(w0τ) small. When τ is 0, the value cos(w0τ) is maximal. Therefore, in some embodiments τ is not 0. For example, τ may be T0/4, in which case cos(w0τ) is zero.
Thus, as shown in
Now the operation of the liquid crystal display 10 will be described with reference to
Referring to
Thus, the first pixel PX1 receives the first data voltage V_D1 supplied through the data line D1 during the first voltage period PH. The second pixel PX2 receives the second data voltage V_D2 supplied through the data line D1 during the second voltage period PL. Therefore, in the first voltage period PH, the liquid crystal capacitor of the first pixel PX1 charges to the voltage difference Vdat1 between the first data voltage V_D1 and the first DC voltage Vcom_H. In the second voltage period PL, the liquid crystal capacitor of the second pixel PX2 charges to the voltage difference Vdat2 between the second data voltage V_D2 and the second DC voltage Vcom_L. In this manner, the first and second pixels PX1 and PX2 display images based on the respective voltage differences Vdat1 and Vdat2. The liquid crystal capacitor of the first pixel PX1 and the liquid crystal capacitor of the second pixel PX2 charge during the respective first and second voltage periods PH and PL. The first and second voltage periods PH and PL may be substantially equal in duration.
Now the voltage providing unit 800 of
The DC voltage generator 810 generates and outputs the first to third DC voltages Vcom_H, Vcom_L, and Vcom_M. The switching unit SW1 selects one of the first to third DC voltages Vcom_H, Vcom_L, and Vcom_M and outputs the selected voltage as the common voltage Vcom shown in
A voltage providing unit of a liquid crystal display according to another embodiment of the present invention will be described with reference to
As shown in
As shown in
The invention is not limited to the exemplary embodiments discussed above but is defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2008-0006353 | Jan 2008 | KR | national |