1. Field of the Invention
The present invention is generally related to a liquid crystal display and a method of driving the liquid crystal display. More specifically, the present invention is related to an active matrix type liquid crystal display, and a driving method thereof.
2. Description of the Related Art
An active matrix liquid crystal display (AMLCD) is known in the technical field. The active matrix liquid crystal display has a plurality of pixels which are arranged in a matrix form. Active devices such as TFTs (Thin Film Transistor) are provided for respective of the plurality of pixels. A gate electrode of each active device is connected to a scanning line formed along a row direction, and a drain electrode of each active device is connected to a data line formed along a column direction. The liquid crystal display scans the scanning lines sequentially from top to bottom of a display panel, to display an image on the display panel (namely, line sequential method). Such an operation for displaying a single image is referred to as a “frame (field)”.
In the liquid crystal display within the public domain, a voltage is applied to the pixel through the data line. The voltage is referred to as a “pixel voltage” hereinafter. A polarity of the pixel voltage is inverted every predetermined period. Thus, the pixel is driven in an AC (Alternating Current) manner. Here, the polarity indicates whether the pixel voltage is positive or negative with regard to a voltage of a common electrode as a reference voltage. The above-mentioned driving method is applied in order to suppress the deterioration of a liquid crystal material. For instance, the polarity of the pixel voltage is inverted every time two scanning lines are scanned (2-line inversion driving method). That is to say, assuming now that a first scanning line is scanned after the polarity of the pixel voltage is inverted, the next scanning line (namely, a second scanning line) is scanned with the same polarity, and then the polarity is inverted again. Due to the 2-line inversion driving method, the flicker can be reduced and the image quality can be improved.
The increase in size of the liquid crystal display causes the increase in parasitic capacitance and parasitic resistance. As a result, a waveform of drive voltage applied to the data line is rounded. Also, as the resolution of the liquid crystal display panel becomes higher, the time during which the pixel voltage is applied to the pixel becomes shorter (the time is referred to as a “writing period” hereinafter). These facts may cause that in the 2-line inversion driving method, a voltage (holding voltage) which is written to a pixel connected to the first scanning line becomes lower than a voltage which is written to another pixel connected to the second scanning line. When the holding voltage of the pixel becomes lower, the luminance of the pixel also becomes lower. Thus, a difference in the luminance between adjacent scanning lines appears as a lateral stripe on a display screen. For suppressing the occurrence of such a lateral stripe, the following techniques have been proposed; Japanese Laid Open Patent Application No. 2001-215469 (referred to as patent document No. 1 hereinafter) and Japanese Laid Open Patent Application No. 2002-287701 (referred to as patent document No. 2 hereinafter).
According to liquid crystal displays disclosed in the patent document No. 1 and the patent document No. 2, the writing period T1 with respect to a pixel connected to a first scanning line is designed to be longer than the writing period T2 with respect to a pixel connected to a second scanning line. Therefore, the luminance of the pixel connected to the second scanning line can be suppressed nearly to the luminance of the pixel connected to the first scanning line. As a consequence, the occurrence of a lateral stripe on a display screen may be suppressed, although the contrast deteriorates.
Also, according to the liquid crystal display disclosed in the patent document No. 2, when the second scanning line is scanned, a precharge voltage which is intermediate between a voltage of a positive electrode and a voltage of a negative electrode is once applied to the pixel (precharging operation), and then a predetermined pixel voltage is applied to this pixel. As a result, the occurrence of the lateral stripe on the display screen may be suppressed. However, currents are consumed in the precharging operation, and thus the power consumption is increased.
Therefore, an object of the present invention is to provide a liquid crystal display and a method of driving the liquid crystal display which can suppress an occurrence of a lateral stripe on a display screen when displaying an image on the display screen.
Another object of the present invention is to provide a liquid crystal display and a method of driving the liquid crystal display which can suppress an occurrence of a lateral stripe on a display screen without adjusting the writing period.
Still another object of the present invention is to provide a liquid crystal display and a method of driving the liquid crystal display which can improve contrast of an image displayed on a screen.
Still another object of the present invention is to provide a liquid crystal display and a method of driving the liquid crystal display which can reduce power consumption.
In an aspect of the present invention, a liquid crystal display includes a plurality of scanning lines, a plurality of data lines overlapping the plurality of scanning lines at a plurality of intersection regions, and a plurality of pixels located at the plurality of intersection regions. The liquid crystal display further includes a scanning line driver configured to drive the plurality of pixels by sequentially scanning the plurality of scanning lines, and a data line driver configured to apply a pixel voltage corresponding to an image data to each of the plurality of pixels through corresponding one of the plurality of data lines. The plurality of scanning lines include a first scanning line and a second scanning line. The plurality of pixels include a first pixel associated with the first scanning line and a second pixel associated with the second scanning line. According to the present invention, the scanning line driver drives the second pixel after the first pixel in a first period, and drives the first pixel after the second pixel in a second period. That is to say, the scanning order is reversed between the first period and the second period.
The first period includes a first frame and a second frame, and the second period includes a third frame and a fourth frame. In this case, the scanning line driver drives the second pixel after the first pixel in each of the first frame and the second frame. Also, the scanning line driver drives the first pixel after the second pixel in each of the third frame and the fourth frame.
It is preferable in the present invention that the first scanning line and the second scanning line are located adjacent to each other.
The liquid crystal display further includes a common electrode configured to apply a reference voltage to the plurality of pixels. In this case, the data line driver can invert a polarity of the pixel voltage with regard to the reference voltage every frame (frame inversion driving method). Also, the data line driver can invert a polarity of the pixel voltage with regard to the reference voltage every N horizontal scanning periods (N is an integer equal to or larger than 2; N-line inversion driving method). The N can be 2 (2-line inversion driving method). It should be noted that the horizontal scanning period is defined by a period for which the scanning line driver scans one scanning line.
Also, the plurality of data lines include a first data line and a second data line adjacent to the first data line. In this case, the data line driver applies the pixel voltage such that a polarity of the pixel voltage applied to the first data line is opposite to a polarity of the pixel voltage applied to the second data line with regard to the reference voltage (dot inversion driving method).
In the liquid crystal display, the scanning line driver includes a shift register. A number of the plurality of scanning lines is 2M (M is a natural number), and the shift register has 2M flip-flop circuits and 2M output lines.
Outputs of the 2M flip-flop circuits can be connected to the plurality of scanning lines through the 2M output lines, respectively. In this case, an input and an output of a 2i-th (i is an integer not less than 1 and not more than M−1) flip-flop circuit are connected to an output of a (2i−1)-th flip-flop circuit and an input of a (2i+1)-th flip-flop circuit in the first period, respectively. An input and an output of the (2i−1)-th flip-flop circuit are connected to an output of the 2i-th flip-flop circuit and an input of a (2i+2)-th flip-flop circuit in the second period, respectively.
Also, the 2M flip-flop circuits can be serially connected, and the 2M output lines can be connected to the plurality of scanning lines, respectively. In this case, an output of a (2i−1)-th (i is an integer not less than 1 and not more than M) flip-flop circuit is connected to a (2i−1)-th output line and an output of a 2i-th flip-flop circuit is connected to a 2i-th output line in the first period. The output of the (2i−1)-th flip-flop circuit is connected to the 2i-th output line and the output of the 2i-th flip-flop circuit is connected to the (2i−1)-th output line in the second period.
Due to the above-mentioned configuration of the scanning line driver, the scanning order is reversed between the first period and the second period.
In the liquid crystal display, the data line driver can include a first line memory, a second line memory, a latch circuit and a switching circuit. The first line memory is configured to store a first image data as the image data associated with the first scanning line. The second line memory is configured to store a second image data as the image data associated with the second scanning line. The latch circuit is configured to output the image data to the plurality of data lines. The switching circuit is configured to select any of the first line memory and the second line memory as a selected line memory, and output the image data stored in the selected line memory to the latch circuit. Here, the switching circuit selects the second line memory after the first line memory in the first period. Also, the switching circuit selects the first line memory after the second line memory in the second period.
The liquid crystal display may further has a controller configured to supply the image data to the data line driver. The image data includes a first image data associated with the first scanning line and a second image data associated with the second scanning line. In the first period, the controller supplies the second image data after the first image data to the data line driver. In the second period, the controller supplies the first image data after the second image data to the data line driver.
In another aspect of the present invention, a method of driving the liquid crystal display includes: (A) scanning the second scanning line after the first scanning line; and (B) scanning the first scanning line after the second scanning line. It is preferable that the above-mentioned (A) scanning and the above-mentioned (B) scanning are carried out alternately every two frames.
According to the liquid crystal display and the method of driving the liquid crystal display of the present invention, an occurrence of a lateral stripe on a display screen is suppressed when an image is displayed on the display screen.
According to the liquid crystal display and the method of driving the liquid crystal display of the present invention, an occurrence of a lateral stripe on a display screen is suppressed without adjusting the writing period.
According to the liquid crystal display and the method of driving the liquid crystal display of the present invention, contrast of an image displayed on a screen is improved.
According to the liquid crystal display and the method of driving the liquid crystal display of the present invention, power consumption is reduced.
Referring now to the accompanying drawings, a liquid crystal display and a method of driving the liquid crystal display according to the present invention will be described below.
In
The liquid crystal display 100 further has a controller 10. An input signal group 11 is supplied to this controller 10. The controller 10 generates a data line driving signal group 12 on the basis of the input signal group 11, and outputs the data line driving signal group 12 to the data line driver 2. Also, the controller 10 generates a scanning line driving signal group 13 on the basis of the input signal group 11, and outputs the scanning line driving signal group 13 to the scanning line driver 3. The data line driving signal group 12 and the scanning line driving signal group 13 are signal groups which are used for controlling the data line driver 2 and the scanning line driver 3, respectively.
As will be explained later, the input signal group 11 includes a vertical synchronizing signal “Vsync” (will be simply referred to as a “vertical sync signal” hereinafter), a horizontal synchronizing signal “Hsync” (will be simply referred to as a “horizontal sync signal” hereinafter), a dot clock signal “dCLK”, and image signals (image data) “DA1” to “DAn.” Also, the data line driving signal group 12 includes a horizontal start signal “STH”, a horizontal clock signal “HCLK”, a latch signal “STB”, a polarity inverting signal “POL”, a data inverting signal “INV”, and image signals (image data) “DB1” to “DBn.” Also, the scanning line driving signal group 13 includes a scan start signal “STV”, a scan clock signal “VCLK”, an output enable signal “VOE”, and a scanning reversal signal “VREV.”
In the active matrix type liquid crystal display 100, the scanning line driver 3 sequentially scans the plurality of scanning lines 5 in response to the above-mentioned scanning line driving signal group 13. A TFT 7 which is connected to a scanning line 5 under the scanning operation is turned on. At this time, a “pixel voltage” is applied via the data line 4 to the pixel 6 by the data line driver 2. The pixel voltage corresponds to the image data supplied to the data line driver 2. In this manner, the plurality of pixels 6 are driven. The pixel 6 holds a provided voltage as a “holding voltage” for one frame period. Since luminance of the pixel 6 depends on the level of the holding voltage, it is possible to display an image with a desired gradation by controlling the pixel voltage applied to the data line 4. When all of the plurality of scanning lines 5 are scanned, one frame is completed. By repeating the frame, images are continuously displayed on the liquid crystal panel 1. For example, the liquid crystal display 100 is driven at a frequency of 60 frames per 1 second (60 Hz).
At the time t1, the controller 10 outputs the scan start signal STV to the scanning line driver 3. As a result, the first frame starts. At the same time (namely, at the time t1), the scanning reversal signal VREV reverses from “L” (second mode) to “H” (first mode). In the first frame, as shown in
After all of the scanning lines G1 to Gm are once scanned, the controller 10 outputs the scan start signal STV to the scanning line driver 3 at the time t2. As a result, the second frame starts. As in the case of the first frame, the scanning line driver 3 sequentially scans from the scanning line G1 to the scanning line Gm one by one in the order of the line number. The scanning reversal signal VREV remains in the “H” level during the second frame.
At the time t3, the controller 10 outputs the scan start signal STV to the scanning line driver 3. As a result, the third frame starts. At the same time (namely, at the time t3), the scanning reversal signal VREV reverses from “H” (first mode) to “L” (second mode). In the third frame, as shown in
At the time t4, the controller 10 outputs the scan start signal STV to the scanning line driver 3. As a result, the fourth frame starts. As in the case of the third frame, the scanning line driver 3 sequentially scans the plurality of scanning lines one by one in the order of the scanning line G2, the scanning line G1, the scanning line G4, the scanning line G3, - - - . The scanning reversal signal VREV remains in the “L” level during the second frame.
At the time t5, the next frame starts and the scanning reversal signal VREV reverses from “L” to “H”. Subsequently, operations similar to the above-described operations from the first frame to the fourth frame are repeatedly carried out.
As described above, according to the liquid crystal display 100 of the present invention, the scanning order is reversed between the first mode and the second mode. The first mode is associated with a first period including the first frame and the second frame. The second mode is associated with a second period including the third frame and the fourth frame. In the first mode (first period), the scanning line driver 3 drives a first pixel 6 corresponding to a first scanning line (for example, G1), and then drives a second pixel 6 corresponding to a second scanning line (for instance, G2). In the second mode (second period), the scanning line driver 3 drives the second pixel 6 corresponding to the second scanning line, and then drives the first pixel 6 corresponding to the first scanning line (for instance, G1). The scanning operation in the first mode and the scanning operation in the second mode are carried out alternately every two frames.
Next, a detailed explanation is made of the operations of the liquid crystal display 100 according to the present invention.
Shown in
The scan clock signal VCLK corresponds to a clock signal which controls scanning operations of the scanning lines G1 to Gm, which is generated by the controller 10 in response to the vertical sync signal Vsync and is outputted to the scanning line driver 3. The output enable signal VOE corresponds to a signal which controls outputs (scanning voltages) of the scanning line driver 3, which is outputted from the controller 10 to the scanning drive circuit 3. When the level of the output enable signal VOE is “H”, the output of the scanning line driver 3 is fixed to “L”. The latch signal STB corresponds to a signal which indicates a timing of switching the pixel voltages applied to the data lines S1 to Sn, which is outputted from the controller 10 to the data line driver 2. The polarity inverting signal POL corresponds to a signal which indicates a polarity of the pixel voltage, which is outputted from the controller 10 to the data line driver 2. Here, the “polarity” indicates whether the pixel voltage is positive or negative with regard to the reference voltage Vcom at the common electrode 9. It is assumed that the polarity of the pixel voltage applied to the data line S1 is negative before the time t1.
As shown in
At the time t12, the level of the output enable signal VOE changes from “H” to “L”, and hence a scanning voltage is applied to the scanning line G1 by the scanning line driver 3. As a result, the writing of the voltage with respect to the pixel 6a begins. The latch signal STB indicative of the switching timing of the pixel voltage falls at the time t13. Here, the level of the polarity inverting signal POL is “H”. Therefore, the polarity of the pixel voltage applied to the data line S1 begins to change from negative to positive.
As shown in
At the time t14, the scan clock signal VCLK and the output enable signal VOE rise. In accordance with that, the application of the scanning voltage to the scanning line G1 ends. As described above, the horizontal period with respect to the scanning line G1 starts at the time t11 and ends at the time t14. A period during which the TFT 7 of the pixel 6a is turned ON, namely the voltage writing period for the pixel 6a starts at the time t12 and ends at the time t14. The duration of the writing operation is “T1”. The pixel 6a holds the voltage being applied at the time t14 as the “holding voltage”. The holding voltage is held by the pixel 6a for one frame period. It should be noted that, as shown in
Since the scan clock signal VCLK rises at the time t14, a horizontal period with respect the scanning line G2 is commenced. Since the level of the output enable signal VOE is “H”, the scanning line driver 3 does not yet output a scanning voltage. At the time t15, the level of the output enable signal VOE changes from “H” to “L”, and hence a scanning voltage is applied to the scanning line G2. As a result, the writing of the voltage with respect to the pixel 6b begins. Thus, the output enable signal VOE plays a role of preventing the interference between a writing operation for a pixel 6 (pixel 6a) in a certain horizontal period and another writing operation for another pixel 6 (pixel 6b) in the next horizontal period. The latch signal STB falls at the time t16. Here, the level of the polarity inverting signal POL is still “H”. Therefore, the polarity of the pixel voltage applied to the data line S1 remains in positive.
At the time t17, the scan clock signal VCLK and the output enable signal VOE rise. In accordance with that, the horizontal period and the writing period with respect to the scanning line G2 end. The pixel 6b holds the voltage being applied at the time t17 as the holding voltage. The holding voltage is held by the pixel 6b for one frame period. The difference between the holding voltage of the pixel 6b and the maximum value is referred to as “V2”, as indicated in
Also, the level of the polarity inverting signal POL changes from “H” to “L” at the time t17. Thereafter, the latch signal STB falls at the time t19. In response to that, the polarity of the pixel voltage applied to the data line S1 begins to change from positive to negative as shown in
At the time t22, the level of the output enable signal VOE changes from “H” to “L”, and hence a scanning voltage is applied to the scanning line G1. As a result, the writing of the voltage with respect to the pixel 6a begins. At the time t23, the latch signal STB falls. Here, the level of the polarity inverting signal POL is “L”. Therefore, the polarity of the pixel voltage applied to the data line S1 begins to change from positive to negative. As shown in
At the time t24, the horizontal period with respect to the scanning line G1 ends, and a horizontal period with respect to the scanning line G2 starts. The pixel 6a holds the voltage being applied at the time t24 as the holding voltage. It should be noted that, as shown in
At the time t25, a writing period with respect to the scanning line G2 starts. At the time t26, the latch signal STB falls. Since the level of the polarity inverting signal POL is still “L”, the polarity of the pixel voltage applied to the data line S1 still remains in negative. At the time t27, the horizontal period with respect to the scanning line G2 ends. The pixel 6b holds the voltage being applied at the time t27 as the holding voltage. The difference between the holding voltage of the pixel 6b and the maximum value is referred to as “V4”, as indicated in
At the time t27, the level of the polarity inverting signal POL changed from “L” to “H” (2-line inversion driving method). Thereafter, the latch signal STB falls at the time t29. In response to that, the polarity of the pixel voltage applied to the data line S1 begins to change from negative to positive as shown in
As described above, in the case when the level of the scanning reversal signal VREV is “H”, namely, in the first mode, the pixel 6b is driven after the pixel 6a is driven.
The operations in the third frame are the same as in the first frame (see
Also, at the time t34, a horizontal period with respect to the scanning line G1 starts, and at the time t35, a writing period with respect to the scanning line G1 starts. At the time t37, the horizontal period and the writing period with respect to the scanning line G1 end. At this time, the difference between a holding voltage of the pixel 6a and a maximum value is “V2”. It should be noted that the difference voltage V2 is smaller than the difference voltage V1 because the polarity inverting signal POL is constant during the horizontal periods for both the pixel 6b and the pixel 6a.
The operations in the fourth frame are the same as in the second frame (see
Also, at the time t44, a horizontal period with respect to the scanning line G1 starts, and at the time t45, a writing period with respect to the scanning line G1 starts. At the time t47, the horizontal period and the writing period with respect to the scanning line G1 end. At this time, the difference between a holding voltage of the pixel 6a and a maximum value is “V4”. It should be noted that the difference voltage V4 is smaller than the difference voltage V3 because the polarity inverting signal POL is constant during the horizontal periods for both the pixel 6b and the pixel 6a.
As described above, in the case when the level of the scanning reversal signal VREV is “L”, namely, in the second mode, the pixel 6a is driven after the pixel 6b is driven.
The above-mentioned driving method of the liquid crystal display 100 according to the present invention can be summarized in
As shown in
Effects and advantages of the liquid crystal display 100 and the driving method thereof according to the present invention are as follows.
As shown in
Also, it is not necessary to adjust the duration time of the output enable signal VOE in order to erase the lateral stripes on the display screen. In other words, it is not necessary to fine-tune the duration time of the output enable signal VOE with checking lateral stripes occurred on the display screen with eyes. Or, it is not necessary to install a circuit for adjusting the duration time of the output enable signal VOE. Such adjustments require heavy work loads, because the characteristics of the liquid crystal panel 1 and the circuits vary depending upon the products. According to the liquid crystal display 100 and the driving method thereof in the present invention, the occurrence of the lateral stripes on the display screen can be suppressed without adjusting the “writing period”.
Moreover, as shown in
Furthermore, as shown in
It should also be understood that the driving method for switching the first mode and the second mode every 2 frames is not limited to the driving method represented in
Also, instead of the 2-line inversion driving method, the polarity of the pixel voltage applied to the data line may be inverted every N horizontal periods (will be referred to as “N-line inversion driving method” hereinafter). Here, the N is an integer equal to or larger than 2. The level of the polarity inverting signal POL is constant over N horizontal periods during which the scanning lines GNi+1 to GNi+N are scanned (i is an integer not less than 0 and not larger than m/N−1). When the “i” increases by 1, the polarity inverting signal POL is inverted. In the first mode (VREV=“H”), these scanning lines are sequentially scanned in an order of GNi+1, GNi+2, - - - , GNi+N−1, and GNi+N. On the other hand, in the second mode (VREV=“L”), these scanning lines are sequentially scanned in an order of GNi+N, GNi+N−1, - - - , GNi+2, and GNi+1. For instance, in the case that N=3, the plurality of scanning lines G1 to Gm are sequentially scanned in an order of G1, G2, G3, G4, G5, G6, G7, G8, G9, - - - , in the first mode. On the other hand, the plurality of scanning lines G1 to Gm are sequentially scanned in an order of G3, G2, G1, G6, G5, G4, G9, G8, G7, - - - , in the second mode.
Next, examples of the data line driver 2, the scanning line driver 3 and the controller 10 in the liquid crystal display 100 according to the present invention will be described below.
After the shift register circuit 41 receives the scan start signal STV, the inputted scan start signal STV sequentially shifts in synchronization with the scan clock signal VCLK. In the shift register circuit 41, any one of a group of the switches 31 and a group of the switches 32 is set to “ON” according to the operation mode (namely, the first mode and the second mode). That is to say, the connection relationship between the 2M flip-flop circuits 33 is switched according to the operation mode. As a result, the order in which the scan start signal STV is outputted to the output lines C1 to C2M is switched.
When the level of the scanning reversal signal VREV is “H” (first mode), the plurality of switches 31 are set to “ON”, and the plurality of switches 32 are set to “OFF”. As a result, an input and an output of the 2i-th (i is an integer not less than 1 and not more than M−1) flip-flop circuit 33-2i are connected to an output of the (2i−1)-th flip-flop circuit 33-(2i−1) and an input of the (2i+1)-th flip-flop circuit 33-(2i+1), respectively. For instance, in
When the level of the scanning reversal signal VREV is “L” (second mode), the plurality of switches 31 are set to “OFF”, and the plurality of switches 32 are set to “ON”. As a result, the input and the output of the (2i−1)-th flip-flop circuit 33-(2i−1) are connected to the output of the (2i)-th flip-flop circuit 33-2i and the input of the (2i+2)-th flip-flop circuit 33-(2i+2), respectively. For instance, in
When the level of the scanning reversal signal VREV is “H” (first mode), the plurality of switches 31 are set to “ON”, and the plurality of switches 32 are set to “OFF”. As a result, an output of the (2i−1)-th (i is an integer not less than 1 and no more than M) flip-flop circuit 33-(2i−1) is connected to the (2i−1)-th output line C2i−1, and an output of the (2i)-th flip-flop circuit 33-2i is connected to the (2i)-th output line C2i. For example, in
When the level of the scanning reversal signal VREV is “L” (second mode), the plurality of switches 31 are set to “OFF” statuses and the plural switches 32 are set to “ON” statuses. As a result, the output of the (2i−1)-th flip-flop circuit 33-(2i−1) is connected to the (2i)-th output line C2i, and the output of the (2i)-th flip-flop circuit 33-2i is connected to the (2i−1)-th output line C2i−1. For instance, in
As described above, according to the scanning line driver 3 (shift register circuit 44) shown in FIG. 7A or
Since the order of scanning the plurality of scanning lines G1 to GM is switched according to the operation mode, an order of outputting image data by the data line driver 2 is controlled to match the order of the scanning. An example is shown below, in which such a control of outputting the image data is carried out by the controller 10. As shown in
As shown in
As shown in
On the other hand,
As shown in
As described above, the image data DBn are outputted to the data line driver 2 in an order of LINE2, LINE1, LINE4, LINE3, - - - , in the second mode. This order of outputting the image data DBn in the second mode matches with the above-mentioned order of scanning by the scanning line driver 3 in the second mode. The controller 10 controls the plurality of switches 21 and 22 together with the scanning line driver 3. Thus, the image data corresponding to the plurality of pixels 6 are supplied.
As described above, according to the controller 10 (image data rearranging circuit 20) shown in
In the case that the level of the scanning reversal signal VREV is “H” (first mode), the address control circuit 28 controls the frame memory 27 such that the image data DBn are sequentially supplied to the data line driver 2 in the order of LINE1, LINE2, - - - . In the case that the level of the scanning reversal signal VREV is “L” (second mode), the address control unit 28 controls the frame memory 27 such that the image data DBn are sequentially supplied to the data line driver 2 in the order of LINE2, LINE1, LINE4, LINE3, - - - . As explained above, by combining the controller 10 shown in
Since the order of scanning the plurality of scanning lines G1 to GM is switched according to the operation mode, an order of outputting image data by the data line driver 2 is controlled to match the order of the scanning. An example is shown below, in which such a control of outputting the image data is carried out in the data line driver 2.
As shown in
The horizontal start signal STH and the horizontal clock signal HCLK are supplied from the controller 10 to the shift register circuit 51. When receiving the horizontal start signal STH, the shift register circuit 51 generates a sampling signal SAMP which is in synchronization with the horizontal clock signal HCLK.
The switching circuit 52 includes a plurality of switches 71a to 73a and 71b to 73b. As will be explained later, the switching circuit 52 supplies any of the sampling signal SAMP generated by the shift register circuit 51 and a fixed voltage GND to any one of the plurality of line memories 53, 54 and 55. When the switch 71a is turned on, switch 71b is turned off. Conversely, when the switch 71a is turned off, the switch 71b is turned on. The switches 72a and 72b operate in the same way. Also, the switches 73a and 73b operate in the same way.
Each of the line memory (A) 53, the line memory (B) 54 and the line memory (C) 55 stores the image data DB1 to DBn (will be referred to as DBn hereinafter) which correspond to one scanning line 5. As shown in
In response to the latch signal STB generated by the controller 10, the data latch circuit 57 latches the image data DBn stored in any one of the plurality of line memories 53, 54 and 55. The switching circuit 56 is connected between the data latch circuit 57 and the plurality of line memories 53, 54 and 55. The switching circuit 56 includes a plurality of switches 74, 75 and 76. By switching these switches 74, 75 and 76, any one of the line memories 74, 75 and 76 is selected as a selected line memory. The image data DBn stored in the selected line memory is supplied to the data latch circuit 57.
The image data DBn latched by the data latch circuit 57 are converted by the D/A converter 58, and then the produced analog image data are outputted to the plurality of data line S1 to Sn. The gamma voltage generating circuit 61 connected to the D/A converter 58 is a circuit which produces a desirable gradation voltage beforehand for the purpose of matching the image data with a gamma characteristic. The data line control circuit 60 receives the latch signal STB, the polarity inverting signal POL and the scanning reversal signal VREV, and controls the switching circuit 52, the switching circuit 56, the data latch circuit 57, the D/A converter 58, and the data buffer circuit 59 mentioned above.
In the period P31, the switch 71a is turned on, and the other switches are turned off. As a result, the LINE1 is stored in the line memory 53. In the period P32, the switch 72a is turned on, and the other switches are turned off. As a result, the LINE2 is stored in the line memory 54. In the period P33, the switch 73a and the switch 75 are turned on, and the other switches are turned off. As a result, the LINE3 is stored in the line memory 55. At the same time, the LINE2 which is stored in the line memory 54 is outputted to the data latch circuit 57.
In the period P34, the switch 72a and the switch 74 are turned on, and the other switches are turned off. As a result, the LINE4 is stored in the line memory 54, and at the same time, the LINE1 which is stored in the line memory 53 is outputted to the data latch circuit 57. In the period P35, the switch 71a and the switch 75 are turned on, and the other switches are turned off. As a result, the LINE5 is stored in the line memory 53, and at the same time, the LINE4 which is stored in the line memory 54 is outputted to the data latch circuit 57. In the period P36, the switch 72a and the switch 76 are turned on, and the other switches are turned off. As a result, the LINE6 is stored in the line memory 54, and at the same time, the LINE3 which is stored in the line memory 55 is outputted to the data latch circuit 57. Subsequently, a similar switching operation is repeatedly carried out.
As described above, in the second mode, the image data DBn are sequentially outputted to the plurality of data lines S1 to Sn in the order of LINE2, LINE1, LINE4, LINE3, - - - . This order of outputting the image data DBn in the second mode matches with the above-mentioned order of scanning by the scanning line driver 3 in the second mode. In the first mode, the image data DBn are outputted to the data lines S1 to Sn without any change in the order. In the first mode, any one of the plurality of line memories 53, 54 and 55 is employed. As described above, according to the data line driver 2 shown in
As explained above in detail, according to the liquid crystal display 100 and the driving method thereof in the present invention, the order of scanning the plurality of scanning lines G1 to Gm is switched in accordance with the operation mode. Therefore, the holding voltages held by the plurality of pixels 6 are averaged, which suppresses the occurrence of the lateral stripes and the irregularities on the display screen at the time of image display. Also, it is not necessary to adjust the duration time of the output enable signal VOE, namely the writing period for every product. Moreover, it is possible to set the writing period for the pixels 6 to as large value as possible. Thus, the contrast of the image displayed on the screen is improved. Furthermore, the precharging operation is not necessary, which reduces the power consumption.
It will be obvious to one skilled in the art that the present invention may be practiced in other embodiments that depart from the above-described specific details. The scope of the present invention, therefore, should be determined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
003463/2004 | Jan 2004 | JP | national |
The present application is a continuation application of U.S. patent application Ser. No. 11/023,688, filed on Dec. 29, 2004, and claims benefit of priority from Japanese Application No. 2004-003463, filed Jan. 8, 2004.
Number | Date | Country | |
---|---|---|---|
Parent | 11023688 | Dec 2004 | US |
Child | 12320977 | US |