Claims
- 1. A method for manufacturing a semiconductor device, the method comprising the steps of:forming a first layer of a first conductive material on a substrate, the first layer having a first etching rate; forming a second layer of a second conductive material on the first layer, the second layer having a second etching rate, the second etching rate of the second layer being higher than the first etching rate of the first layer; forming a third layer between the first and second layers, the third layer including a combination of the first and second layers, the third layer having a third etching rate lower than the second etching rate of the second layer; etching the first and the second layer simultaneously to form a pad; forming an insulating layer having a fourth etching rate on the pad and the substrate, the fourth etching rate being higher than the first etching rate of the first layer; and etching the insulating layer and the second layer simultaneously using a single mask to expose a portion of the third layer.
- 2. The method according to claim 1, wherein the first layer includes aluminum.
- 3. The method according to claim 1, wherein the second layer includes molybdenum.
- 4. The method according to claim 1, wherein the insulating layer and the second layer have substantially the same etching rate.
- 5. The method according to claim 1, wherein the insulating layer includes:a first pad insulating layer; and a passivation layer over the first pad insulating layer.
- 6. The method according to claim 1, wherein the third layer includes AlMox.
- 7. The method according to claim 1, wherein the third layer acts as an etch stop layer.
- 8. The method according to claim 1, wherein the step of etching the insulating layer and the second layer forms multiple holes.
- 9. The method according to claim 8, wherein the first layer is wider than the second layer by about 1 to 4 um.
- 10. The method according to claim 1, wherein the second layer has a width smaller than the first layer.
- 11. The method according to claim 1, wherein the first layer is formed of a material exhibiting a tensile stress and the second layer is formed of a material exhibiting a compressive stress.
- 12. The method according to claim 1, wherein the first layer includes one of Cu and Au.
- 13. The method according to claim 1, wherein the second layer includes an alloy including Mo.
- 14. The method according to claim 1, further comprising a transparent conductive layer over the first layer and contacting a portion of the second layer.
- 15. The method according to claim 1, wherein the transparent conductive layer includes indium tin oxide.
- 16. The method according to claim 1, further comprising a transparent conductive layer on the third layer.
- 17. The method according to claim 1, wherein the step of etching the first and the second layers includes wet etching.
- 18. The method according to claim 1, wherein the step of etching the insulating layer and the second layer includes dry etching.
Parent Case Info
This application is a division of application Ser. No. 09/079,896 filed on May 15, 1998, U.S. Pat. No. 6,259,119, which is a continuation-in-part of U.S. application Ser. No. 08/993,195 filed on Dec. 18, 1997, U.S. Pat. No. 6,288,414 entitled “LIQUID CRYSTAL DISPLAY AND METHOD OF MANUFACTURING THE SAME” by Byung Chul AHN, which is hereby incorporated by reference.
US Referenced Citations (3)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/993195 |
Dec 1997 |
US |
Child |
09/079896 |
|
US |