This application claims the benefit of Taiwan Patent application Serial No. 95109940, filed Mar. 22, 2006, the subject matter of which is incorporated herein by reference.
1. Field of the Invention
The invention relates in general to a liquid crystal display and a shift register unit thereof, and more particularly to a liquid crystal display and a shift register unit thereof capable of improving operating frequency.
2. Description of the Related Art
In order to reduce the manufacturing cost of a-Si liquid crystal display, the chip on glass (COG) technology is provided and used in the semi-conductor industry. According to the COG technology, the driving circuits such as the scan driver or the data driver are disposed on an
a-Si display panel so as to simplify the manufacturing process of a-Si liquid crystal display and further bring the manufacturing cost down.
Referring to
The scan driver 110 is coupled to a power voltage Vss. The scan driver 110 sequentially outputs a scan driving signal Sscan(n) according to a starting signal ST, a clock signal CK, and a clock signal XCK, where n is a positive integer. The scan driving signal Sscan(n) sequentially activates the pixel 152 in each row via the scan signal line 120. The data driver 130 inputs an image data to the pixel 152 via the data line 140 to generate a corresponding display frame.
Referring to
Referring to
The shift register unit 112 is made from a-Si thin film transistors. Since the a-Si thin film transistors have low mobilityso that the operating frequency of the scan driver 110 is restricted, thus a correct scan driving signal can not be outputted.
Referring to
For example, when the starting time of the scan signal line 120 is 5 us, the scan driver 110 still generates a scan driving signal beyond the starting time, causing error to the liquid crystal display and affecting the quality of display frame.
Besides, the shift register unit 112 occupies a large area and is difficult to be disposed, thus making the design of the circuit layout more difficult.
It is therefore an object of the invention to provide a liquid crystal display and a shift register unit thereof capable of improving operating frequency. The invention uses two groups of scan drivers for respectively driving odd-numbered scan signal lines and even-numbered scan signal lines. The two groups of scan drivers respectively receive two independent group of starting signals and clock signals for improving the operating frequency of the scan drivers. With the two groups of scan drivers being disposed on the two sides of the display panel, the circuit layout design is more flexible.
The invention achieves the above-identified object by providing a shift register unit. The shift register unit receives an input signal and generates a scan driving signal according to the input signal. The shift register unit includes a first switch, a second switch, and a level shift circuit. The first switch has a first input terminal, a first control terminal, and a first output terminal. The second switch has a second input terminal, a second control terminal, and a second output terminal. The first output terminal and the level shift circuit are coupled to the second control terminal.
When the shift register unit is during a first time period, the first switch is enabled, and the first input terminal receives an input signal converting the voltage of the second control terminal into a first voltage for turning on the second switch. When the shift register unit is during a second time period, the second control terminal is substantially maintained at the first voltage. And the second input terminal receives a first clock signal such that the second output terminal outputs the first clock signal to a scan signal line. When the shift register unit is during a third time period, the level shift circuit is enabled for converting the voltage of the second control terminal into a second voltage for turning off the second switch.
The invention further achieves the above-identified object by providing a liquid crystal display. The liquid crystal display includes a pixel, a data line, a number of odd-numbered scan signal lines, even-numbered scan signal lines, a first scan driver, and a second scan driver. The data line is coupled to the pixel for transmitting an image data to the pixel. The odd-numbered scan signal lines and the even-numbered scan signal lines are coupled to the pixel for transmitting a scan driving signal to the pixel. The first scan driver is for driving the odd-numbered scan signal lines, while the second scan driver is for driving the even-numbered scan signal lines.
The first scan driver and the second scan driver respectively include a shift register unit. Each shift register unit includes a first switch, a second switch and a level shift circuit. The first switch has a first input terminal, a first control terminal, and a first output terminal. The second switch has a second input terminal, a second control terminal, and a second output terminal. The first output terminal and the level shift circuit are coupled to the second control terminal.
When the liquid crystal display is during a first time period, the first switch is enabled and the first input terminal receives an input signal converting the voltage of the second control terminal into a first voltage for turning on the second switch. When the liquid crystal display is during a second time period, the second control terminal is substantially maintained at the first voltage and the second input terminal receives a first clock signal, such that the second output terminal outputs a first clock signal to one of the odd-numbered scan signal lines or one of the even-numbered scan signal line to form a scan driving signal. When the liquid crystal display is during a third time period, the level shift circuit is enabled for converting the voltage of the second control terminal into a second voltage for turning off the second switch.
Other objects, features, and advantages of the invention will become apparent from the following detailed description of the preferred but non-limiting embodiments. The following description is made with reference to the accompanying drawings.
Referring to
The scan signal line 520 is coupled to the pixel 552 for transmitting a scan driving signal Sscan(n) to a pixel 552, where n is a positive integer. The data line 540 is coupled to the pixel 552 for transmitting an image data to the pixel 552.
The first scan driver 510 is coupled to a power voltage Vss(1). The first scan driver 510 sequentially drives the odd-numbered scan signal line 520 according to a starting signal ST(1), a clock signal CK(1), and a clock signal XCK(1). The second scan driver 511 is coupled to a power voltage Vss(2). The second scan driver 511 sequentially drives the even-numbered scan signal lines 520 according to a starting signal ST(2), a clock signal CK(2), and a clock signal XCK(2).
Referring to
In the first scan driver 510, after the first level shift register unit 512 receives the starting signal ST(1), the first level shift register unit 512 outputs a scan driving signal Sscan(1) according to the clock signal CK(1) and the clock signal XCK(1) to drive a first row pixel 552 via a scan signal line 520.
After the second level shift register unit 512 receives the scan driving signal Sscan(1) outputted by the first level shift register unit 512, the second level shift register unit 512 outputs a scan driving signal Sscan(3) according to the clock signal CK(1) and the clock signal XCK(1) to drive a third row pixel 552 via the scan signal line 520 The scan driving signal Sscan(3) is also outputted to the first level shift register unit 512. Likewise, the first scan driver 510 sequentially outputs each of the scan driving signals to drive the pixels 552 of odd-numbered rows.
Referring to
In the second scan driver 511, after the first level shift register unit 512 receives a starting signal ST(2), the first level shift register unit 512 outputs a scan driving signal Sscan(2) according to the clock signal CK(2) and the clock signal XCK(2) to drive a second row pixel 552 via a scan signal line 520.
After the second level shift register unit 512 receives the scan driving signal Sscan(2) outputted by the first level shift register unit 512, the second level shift register unit 512 outputs a scan driving signal Sscan(4) according to the clock signal CK(2) and the clock signal XCK(2) to drive a fourth row pixel 552 via the scan signal line 520. The scan driving signal Sscan(4) is also outputted to the first level shift register unit 512. Likewise, the second scan driver 511 sequentially outputs each of the scan driving signals to drive the pixels 552 of even-numbered rows.
Referring to
The shift register unit 512 includes a switch Q1, a switch Q2, and a level shift circuit 514. The level shift circuit 514 includes level shift modules 516(1)˜516(3), control switch units 518(1)˜518(3), and switches Q13, Q16, and Q17.
The control switch units 518(1)˜518(3) respectively control the level shift modules 516(1)˜516(3). The level shift module 516(1) includes switches Q3 and Q4. The level shift module 516(2) includes switches Q5 and Q6. The level shift module 516(3) includes switches Q7 and Q8. The control switch unit 518(1) includes switches Q9 and Q10. The control switch unit 518(2) includes switches Q11 and Q12. The control switch unit 518(3) includes switches Q14 and Q15. Examples of the switches Q1˜Q17 are N type thin film transistors with a-Si manufacturing process.
The input terminals of the switches Q1, Q11 and Q14 are respectively coupled to the control terminal of the switches Q1, Q11 and Q14. The output terminals of the switches Q3, Q4, Q5, Q6, Q7, Q8, Q10, Q12, Q13, Q15, Q16, and Q17 are coupled to a power voltage Vss. The input terminals of the switches Q3, Q5 and Q7, the output terminal of the switch Q1, and the control terminal of the switch Q2 are coupled to the node point P1. The input terminal of the switch Q2 receives a clock signal CK. The control terminals of the switches Q5 and Q6, the input terminals of the switches Q12 and Q13, and the output terminal of the switch Q11 are coupled to the node point P2. The control terminals of the switches Q7˜Q9, the input terminals of the switches Q15˜Q17, and the output terminal of the switch Q14 are coupled to the node point P3. The control terminals of the switches Q3 and Q4, the input terminal of the switch Q10, and the output terminal of the switch Q9 are coupled to the node point P4. The input terminal of the switch Q9 receives an external signal. The external signal is a scan driving signal Sscan(n+2) outputted by a next level shift register unit 512, where n is a positive integer. The output terminal of the switch Q2, the input terminals of the switches Q4, Q6 and Q8, and the control terminals of the switches Q13 and Q17 are coupled to the node point P5.
The switches Q1 and Q16 are controlled by the input signal Sin. The switches Q10, Q11 and Q15 are controlled by a clock signal CK, which is the clock signal CK(1) in the first scan driver 510 and is the clock signal CK(2) in the second scan driver 511. The switch Q12 and Q14 is controlled by a clock signal XCK, which is the clock signal XCK(1) in the first scan driver 510 and is the clock signal XCK(2) in the second scan driver 511.
Referring to
Besides, the starting signal ST(2) of the second scan driver 511 reaches an enabled level during the time period T2. The timing period of the clock signal CK(2) is substantially the same with the timing period of the clock signal XCK(2). Both the duty cycle of the clock signal CK(2) and the timing period of the clock signal XCK(2) are substantially equal to 25%. The phase difference between the clock signal CK(2) and the clock signal XCK(2) is 180 degrees.
The time difference between of the clock signal CK(1) and the clock signal CK(2) is a delay time td, while the time difference between of the clock signal XCK(1) and the clock signal XCK(2) is a delay time td.
The first scan driver 510 and the second scan driver 511 both output a scan driving signal Sscan(n) according to the timing of the starting signal ST(1), the starting signal ST(2), the clock signal CK(1), the clock signal CK(2), the clock signal XCK(1) and the clock signal XCK(2).
If the shift register unit 512 of
During the time period T1, the starting signal ST(1) and the clock signal XCK(1) are at an enabled level and the clock signal CK(1) is at a non-enabled level, such that the switch Q1 is enabled and that the voltage at the node point P1 is charged to a voltage V1 for turning on the switch Q2.
During the time period T3, the clock signal CK(1) is at the enabled level, both the starting signal ST(1) and the clock signal XCK(1) are at the non-enabled level. The voltage at the node point P1 is substantially maintained at the voltage V1. The input terminal of the switch Q2 receives the clock signal CK, which is outputted to the scan signal line 520 via the output terminal of the switch Q2 to form the scan driving signal Sscan(1).
Likewise, when the next level shift register unit is during the time period T5, the scan driving signal Sscan(3) is outputted. Given that the scan driving signal Sscan(3) and the clock signal XCK(1) are both at the enabled level during the time period T5 and that the starting signal ST(1) and the clock signal CK(1) are at the non-enabled level, the switch Q9 of the control switch unit 518(1) is enabled. The scan driving signal Sscan(3) is outputted to the control terminals of the switches Q3 and Q4 of the level shift module 516(1) via the output terminal of the switch Q9 for enabling the switches Q3 and Q4. Since the switches Q3 and Q4 is enabled, the voltage at the node points P1 and P5 is changed to voltage V2 which is approximately equal to the power voltage Vss for turning off the switch Q2.
After the time period T5, the control switch unit 518(2) and the control switch unit 518(3) alternately enable the level shift module 516(2) and the level shift module 516(3) according to the clock signals CK(1) and XCK(1), such that the voltage at the node points P1 and P5 is maintained at voltage V2 for continually turning off the switch Q2.
Furthermore, when the clock signal CK(1) is at an enabled level and when the voltage at the node point P5 and the clock signal XCK(1) are at the non-enabled level, the Q11 of the control switch unit 518(2) is enabled, the control switch unit 518(2) enables the switches Q5 and Q6 of the level shift module 516(3), such that the voltages at the node points P1 and P5 are maintained at voltage V2 for continually turning off the switch Q2.
When the clock signal XCK(1) is at the enabled level and when the starting signal ST(1) and the clock signal CK(1) are at the non-enabled level, the switch Q14 of the control switch unit 518(3) is enabled, the control switch unit 518(3) enables the switches Q7 and Q8 of the level shift module 516(3) such that the voltage at the node points P1 and P5 is maintained at voltage V2 for continually turning off the switch Q2.
Since the frequencies of the clock signals CK(1), CK(2), XCK(1) and XCK(2) are lower than the clock signal of the conventional scan driver, the operating frequency of the shift register unit 512 is improved. Thus, when the first scan driver 510 or the second scan driver 511 drives a high-resolution liquid crystal display panel, a correct scan driving signal is also outputted to improve the image quality of the liquid crystal display 50.
Referring to
For example, when the starting time of the scan signal line 520 is 5 us, the first scan driver 510 and the second scan driver 511 generate the scan driving signal only during the starting time 5 us to accurately drive the corresponding pixel, hence improving the quality of display frame of the liquid crystal display 50.
According to the liquid crystal display and the shift register unit thereof disclosed in above embodiment of the invention, two groups of scan drivers are used for respectively driving odd-numbered scan signal lines and even-numbered scan signal lines. The first scan driver and the second scan driver respectively receive two independent groups of starting signals and clock signals. The invention has the following advantages:
The first advantage is that the operating frequency is improved. According to the above circuit design, the frequency of the clock signal CK and the frequency of the clock signal XCK are relatively decreased, hence improving the operating frequency of the scan driver.
The second advantage is that the circuit layout design is more flexible. With the first scan driver and the second scan driver being disposed on the two sides of the liquid crystal display panel, there are more positions on which the scan driver can be disposed, such that the circuit layout design is more flexible.
While the invention has been described by way of example and in terms of a preferred embodiment, it is to be understood that the invention is not limited thereto. On the contrary, it is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.
Number | Date | Country | Kind |
---|---|---|---|
95109940 | Mar 2006 | TW | national |
Number | Name | Date | Kind |
---|---|---|---|
5410583 | Weisbrod et al. | Apr 1995 | A |
6337651 | Chiang | Jan 2002 | B1 |
6845140 | Moon et al. | Jan 2005 | B2 |
6876353 | Morosawa et al. | Apr 2005 | B2 |
7317780 | Lin et al. | Jan 2008 | B2 |
7342568 | Wei et al. | Mar 2008 | B2 |
7400698 | Chang et al. | Jul 2008 | B2 |
20040196232 | Kim et al. | Oct 2004 | A1 |
20060139293 | Cho | Jun 2006 | A1 |
20060267912 | Lee et al. | Nov 2006 | A1 |
Number | Date | Country |
---|---|---|
1652193 | Aug 2005 | CN |
1731501 | Feb 2006 | CN |
Number | Date | Country | |
---|---|---|---|
20070245193 A1 | Oct 2007 | US |