The present invention relates to a liquid crystal display, and in particular, to a panel for the liquid crystal display.
Generally, a liquid crystal display (LCD) includes a liquid crystal (LC) panel assembly including two panels provided with two kinds of field generating electrodes such as pixel electrodes and a common electrode and a LC layer with dielectric anisotropy interposed therebetween. The variation of the voltage difference between the field generating electrodes, i.e., the variation in the strength of an electric field generated by the electrodes changes the transmittance of the light passing through the LCD, and thus desired images are obtained by controlling the voltage difference between the electrodes.
However, the LCD involves a critical shortcoming of the narrow viewing angle. In order to overcome such a problem, various techniques for widen the viewing angle have been developed, and among them, a technique of forming cutouts or protrusions at the pixel electrodes and the common electrode while aligning the LC molecules vertical to the upper and lower panels is the strongest candidate for the wide viewing angle technique.
The cutouts provided at the respective pixel electrodes and the common electrode generate fringe fields, which control the tilt directions of the LC molecules are controlled to thereby widen the viewing angle.
The protrusions provided on the respective pixel electrodes and the common electrode deform the electric field, and the tilt directions of the LC molecules are controlled due to the deformed electric field to thereby widen the viewing angle.
Alternatively, the cutouts are provided at the pixel electrodes of a lower panel while protrusions are provided at the common electrode of an upper panel. Fringe fields generated by the cutouts and the protrusions controls the tilt directions of the LC molecules to thereby form multiple domains.
The multi-domain LCD involves a very excellent contrast-based viewing angle or gray inversion-based viewing angle of up to 80° or more in all directions. The contrast-based viewing angle is defined as a viewing angle showing the contrast ratio of 1:10, and the gray inversion-based viewing angle is defined by the limit angle of the inter-gray luminance inversion. However, the multi-domain LCD shows a lateral gamma curve distortion that the front gamma curve and the lateral gamma curve do not agree to each other is made to exhibit deteriorated left and right visibility even compared with the twisted nematic (TN) mode LCD. For instance, the patterned vertically aligned (PVA) mode LCD having cutouts for partitioning domains becomes brighter and color-shifts to white as it goes to the lateral sides. In a serious case, the difference between the bright grays is eradicated, and hence, the images become conglomerated. However, it becomes a critical matter to improve the visibility more and more as the LCD has been recently used for the multimedia purpose to display still or moving picture images.
A liquid crystal display is provided, which includes: a first insulating substrate; first and second signal lines formed on the first insulating substrate; a third signal line formed on the first insulating substrate and crossing the first and the second signal lines; a first thin film transistor connected to the first and the third signal lines; a second thin film transistor connected to the second and the third signal lines; a first pixel electrode connected to the first thin film transistor; a second pixel electrode connected to the second thin film transistor; a second insulating substrate facing the first insulating substrate; a common electrode formed on the second insulating substrate; a liquid crystal layer interposed between the first and the second insulating substrates and including a first liquid crystal region on the first pixel electrode and a second liquid crystal region on the second pixel electrode; and a domain partitioning member formed on at least one of the first and the second insulating substrates for partitioning the first and the second liquid crystal regions into a plurality of domains, respectively, wherein the domains of each of the first and the second liquid crystal regions includes a first directional domain and a second directional domain, the average directors of liquid crystal molecules in the first and the second directional domains are angled with respect to the first or the second signal line by a predetermined degree of about 0-90°, and the first pixel electrode and the second pixel electrode are capacitively coupled.
It is preferable that the first pixel electrode occupies about 50-80% of an entire area of the first and the second pixel electrodes, and the second thin film transistor is activated after the first thin film transistor is activated.
The threshold voltage of the first pixel electrode is preferably lower than the threshold voltage of the second pixel electrode by about 0.4-1.0V.
The liquid crystal display may further includes a storage electrode line formed on the first substrate and forming storage capacitors along with the first and the second pixel electrodes.
The average director of the liquid crystal molecules in the first and the second directional domains are preferably angled with respect to the first or the second signal line by about 45°.
Preferably, the liquid crystal display further includes a first polarizer placed on an outer surface of the first substrate and having a polarizing axis parallel to the first or the second signal line, and a second polarizer placed on an outer surface of the second substrate and having a polarizing axis crossing the polarizing axis of the first polarizing plate.
A thin film transistor array panel is provided, which includes: an insulating substrate; first and second gate lines formed on the substrate; a gate insulating layer formed on the first and the second gate lines; a semiconductor layer formed on the gate insulating layer; a data line formed at least on the semiconductor layer and intersecting the gate lines; first and second drain electrodes formed at least on the semiconductor layer and located near the intersection between the first gate line and the data line; third and fourth drain electrodes formed at least on the semiconductor layer and located near the intersection between the second gate line and the data line; a coupling electrode formed on the gate insulating layer; a passivation layer formed on the data line, the first to the fourth drain electrodes, and the coupling electrode and having a plurality of contact holes exposing the first to the fourth drain electrodes and the coupling electrode; a first pixel electrode formed on the passivation layer and connected to the first drain electrode and the coupling electrode; a second pixel electrode formed on the passivation layer and connected to the second drain electrode; a third pixel electrode formed on the passivation layer and connected to the third drain electrode; and a fourth pixel electrode formed on the passivation layer and connected to the fourth drain electrode and partially overlapping the coupling electrode, wherein at least one of the first and the fourth pixel electrodes has an oblique cutout.
A liquid crystal display is provided, which includes: a first insulating substrate; first and second gate lines formed on the first substrate; a gate insulating layer formed on the first and the second gate lines; a semiconductor layer formed on the gate insulating layer; a data line formed at least on the semiconductor layer and intersecting the gate lines; first and second drain electrodes formed at least on the semiconductor layer and located near the intersection between the first gate line and the data line; third and fourth drain electrodes formed at least on the semiconductor layer and located near the intersection between the second gate line and the data line; a coupling electrode formed on the gate insulating layer; a passivation layer formed on the data line, the first to the fourth drain electrodes, and the coupling electrode and having a plurality of contact holes exposing the first to the fourth drain electrodes and the coupling electrode; a first pixel electrode formed on the passivation layer and connected to the first drain electrode and the coupling electrode; a second pixel electrode formed on the passivation layer and connected to the second drain electrode; a third pixel electrode formed on the passivation layer and connected to the third drain electrode; a fourth pixel electrode formed on the passivation layer and connected to the fourth drain electrode and partially overlapping the coupling electrode; a second insulating substrate facing the first insulating substrate; a common electrode formed on the second insulating substrate; a liquid crystal layer interposed between the first and the second insulating substrates; and a domain partitioning member formed on at least one of the first and the second insulating substrates and partitioning the liquid crystal layer into a plurality of domains, wherein two long edges of the domains are angled with respect to the gate line or the data line substantially by about 45°.
Preferably, the first pixel electrode occupies about 50-80% of an entire area of the first and the fourth pixel electrodes and the fourth pixel electrode is supplied with a voltage after the first pixel electrode is supplied with a voltage.
The threshold voltage of the first pixel electrode is preferably lower than the threshold voltage of the fourth pixel electrode by about 0.4-1.0V.
The above and other advantages of the present invention will become more apparent by describing preferred embodiments thereof in detail with reference to the accompanying drawings in which:
The present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. The present invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein.
In the drawings, the thickness of layers, films and regions are exaggerated for clarity. Like numerals refer to like elements throughout. It will be understood that when an element such as a layer, film, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” another element, there are no intervening elements present.
Now, LCDs according to embodiments of this invention will be described in detail with reference to the accompanying drawings.
Referring to
The display signal lines Gi and Dj include a plurality of gate lines Gi transmitting gate signals (called scanning signals) and a plurality of data lines Dj transmitting data signals. The gate lines Gi extend substantially in a row direction and are substantially parallel to each other, and the data lines Dj extend substantially in a column direction and are substantially parallel to each other.
The display signal lines 131 further includes a plurality of storage electrode lines 131 located between the gate lines Gi and between the pixels and supplied with a common voltage Vcom.
Each pixel Pij (i=1, 2, . . . , n and j=1, 2, . . . , m) includes a pair of subpixels Pi,j1 and Pi,j2, and each subpixel Pi,j1, or Pi,j2, includes a switching element Q1 or Q2 connected to a pair of one of the gate lines Gi and one of the data lines Dj, and an LC capacitor CLC1 or CLC2 and a storage capacitor CST1 or CST2 that are connected to the switching element Q1 or Q2.
Two adjacent pixels in the column direction are capacitively coupled by a coupling capacitor Cpp. For example, an upper subpixel Pi,j1 of a pixel Pi,j is capacitively coupled with a lower subpixel Pi,j2 of an upper pixel Pi−1j, and a lower subpixel Pi,j2 of a pixel Pij is capacitively coupled with an upper subpixel Pi+1,j1 of a lower pixel Pi+1,j.
The switching element Q1 or Q2 has three terminals: a control terminal connected to one of the gate lines G1-Gn; an input terminal connected to one of the data lines D0-Dm; and an output terminal connected to the LC capacitor CLC1 or CLC2, the storage capacitor CST1 or CST2, and the coupling capacitor Cpp.
The LC capacitor CLC1 or CLC2 is connected between the switching element Q1 or Q2 and a common voltage Vcom. The storage capacitor CST1 or CST2 is connected between the switching element Q1 or Q2 and the storage electrode line 131.
Now, an LC panel assembly for an LCD according to an embodiment of the present invention is described in detail with reference to
Referring to
Referring to
A gate insulating layer 140 is formed on the gate lines 121 and the storage electrode lines 131, and a plurality of semiconductor islands 154 is formed on the gate insulating layer 140 opposite the gate electrodes 124. Each semiconductor island 154 is preferably made of amorphous silicon (“a-Si”) and forms a channel of a TFT. A plurality of ohmic contacts 163, 165a and 165b preferably made of a-Si heavily doped with N type impurity such as phosphorous (P) are formed on the semiconductor islands 154.
A plurality of data lines 171, a plurality of pairs of drain electrodes 175a and 175b, and a plurality of coupling electrodes 177 are formed on the ohmic contacts 163, 165a and 165b and the gate insulating layer 140.
Each data line 171 extends substantially in a column direction and includes a plurality of source electrodes 173, and each source electrode 173 is located opposite a pair of drain electrodes 175a and 175b separated therefrom with respect to the gate electrode 124.
Each pair of drain electrodes 175a and 175b extends opposite directions with respect to the gate line 124.
Each coupling electrode 177 extends in the column direction across the storage electrode line 131.
The portions of the semiconductor islands 154 located between the source electrode 173 and the drain electrodes 175a and 175b are exposed, and the ohmic contacts 163, 165a and 165b are disposed only between the semiconductor islands 154 and the data lines 171 and the drain electrodes 175a and 175b.
A passivation layer 180 is formed on the data lines 171, the drain electrodes 175a and 175b, and the coupling electrodes 177. The passivation layer 180 has a plurality of contact holes 185a and 185b exposing end portions of the drain electrodes 175a and 175b and a plurality of contact holes 187 exposing end portions of the coupling electrodes 177. The passivation layer 180 further has a plurality of contact holes 182 exposing end portions 179 of the data lines 171, and the passivation layer 180 and the gate insulating layer 140 have a plurality of contact holes 181 exposing end portions 129 of the gate lines 121.
A plurality of pairs of pixel electrodes 190a and 190b and a plurality of contact assistants 81 and 92 are formed on the passivation layer 180. The pixel electrodes 190a and 190b and the contact assistants 81 and 92 are preferably made of a transparent conductive material such as indium-tin-oxide (ITO) and indium-zinc-oxide (IZO) or a reflective material.
Each pair of pixel electrodes 190a and 190b includes a lower pixel electrode 190a and an upper pixel electrode 190b connected to the drain electrodes 175a and 175b through the contact holes 185a and 185b, respectively. The upper electrode 190b is connected to the coupling electrode 177 through the contact hole 187 and the lower electrode 190a overlaps the coupling electrode 177 such that the lower pixel electrode 190a of an upper pixel and the upper pixel electrode 190b of a lower pixel are capacitively coupled. In addition, the lower pixel electrode 190a of an upper pixel and the upper pixel electrode 190b of a lower pixel are located opposite across the storage electrodes line 131 and overlap the storage electrode line 131 to form a plurality of storage capacitors. The edges of the pixel electrodes 190a and 190b opposite across the storage electrode line 131 are curved to form V shapes, and the V-shaped edge of the pixel electrode 190a is convex, while that of the pixel electrode 190b is concave.
Each lower pixel electrode 190a has upper, lower and central linear cutouts 91-93. The central cutout 93 is located at the middle portion in the column direction and enters into the pixel electrode 190a from the left to the right, thereby partitioning the pixel electrode 190a into upper and lower partitions. The upper and the lower cutouts 91 and 92 obliquely extend in the upper and the lower partitions, respectively, and are located symmetrically with respect to the central cutout 93.
The contact assistants 81 and 82 are connected to the exposed end portions 129 and 179 of the gate lines 121 and the data lines 171 through the contact holes 181 and 182, respectively, and provided for protecting the exposed end portions 129 and 179 but is optional.
An alignment layer 11 is coated on the entire surface of the TFT array panel 100 except for the contact assistants 81 and 82.
One gate electrode 124, one source electrode 173, and a pair of drain electrodes 175a and 175b along with one semiconductor island 154 form a pair of TFTs respectively connected to the pixel electrodes 190a and 190b.
Referring to
Each subarea defined by the cutouts 91-93 and 271-273 has substantially a shape of a tetragon having two major edges making an angle of about 45 degrees with the gate lines 121 and the data lines 171. The subareas defined by edges of the upper pixel electrode 190b and the cutout 274 have V shapes, which are combinations of two tetragons.
A pair of polarizers 12 and 22 are attached to outer surfaces of the panels 100 and 200, respectively. The polarization, axes of the polarizers 12 and 22 are crossed and substantially parallel to the gate lines 121 or the data lines 171.
The molecules of the LC layer 3 are aligned such that their major axes are substantially perpendicular to the surfaces of the panels 100 and 200 in absence of electric field.
Referring back to
In the meantime, it is assumed that the difference between a data voltage for a pixel Pup and the common voltage Vcom is dup, and pixel voltages charged in LC capacitors CLC1 and CLC2 of the upper and the lower subpixels Pup1 and Pup2 of the pixel Pup are V (Pup1) and V (Pup2), respectively. In addition, let us assume that the lower subpixel Pup2 of the pixel Pup and the upper subpixel Pdown1 of the pixel Pdown are coupled with a coupling capacitor Cpp, and the difference between the data voltage for the pixel Pdown and the common voltage Vcom is ddown. Furthermore, after the pixel Pup is supplied with the data voltage, the pixel Pdown is supplied with the data voltage. Then, the following relations are satisfied:
In Equations 1 and 2, CLC2 and CST2 are the capacitances of the LC capacitor and the storage capacitor of the lower subpixel Pup2, Cpp is the capacitance of the coupling capacitor, and d′down is the difference between the data voltage applied to subpixel Pdown1 in a previous frame and the common voltage Vcom. For descriptive convenience, the wire resistance and the signal delay of the data lines Dj are ignored.
In Equation 2, if ddown and d′down have opposite polarity since dup and ddown have the same polarity, the pixel Pdown displays the same gray as the pixel Pup, and the displayed images are still images, dnp=ddown=−ddown and thus Equation 2 becomes:
On the contrary, if dup and ddown have opposite polarities, the pixel Pdown displays the same gray as the pixel Pup, and the displayed images are still images, Equation 2 becomes:
According to Equations 3 and 4, if a lower subpixel Pup2 of a pixel Pup is capacitively coupled with a upper subpixel Pdown1 of a pixel Pdown, the lower subpixel Pup2 of the pixel Pup is charged with a voltage higher than that charged in the upper subpixel Pup1 of the pixel Pup when the polarity of the data voltages applied to the two subpixels Pup2 and Pdown1 is the same, and vice versa when the polarity is opposite.
This pixel structure that a pixel includes two switching elements and two LC capacitors and adjacent pixels are capacitively coupled by a coupling capacitor prevents gray inversion at a bottom view and improves visibility at all directions.
The vertical axis shown in
The visibility distortion in a range of 0.1-0.2 means that the visibility is exceptionally excellent, which is equal to the level of the cathode ray tube (CRT), and the visibility distortion in a range of 0.2-0.25 means that the visibility is very excellent. The visibility distortion in a range of 0.25-0.3 means that the visibility is excellent, and the visibility distortion in a range of 0.3-0.35 means that the visibility is good. However, the visibility distortion less than about 0.35 means that the visibility is bad, which results in the poor display quality.
It is known from
Then, the reason why the visibility is improved with the LCD according to the present invention will be now described with reference to
As shown in
However, according to an embodiment of the present invention, when the data voltage is established such that the pixel voltage applied to the lower subpixel is lower than the usual data voltage, the voltage of the lower subpixel may be kept to be lower than a threshold voltage Vth for some lower grays. Accordingly, the lower subpixel is kept to be in a black state, while the upper subpixel exhibits a transmitting state as indicated by reference character A in
Comparing the gamma curves illustrated in
As described above, two pixel electrodes and two TFTs are assigned to one pixel, and the two pixel electrodes of adjacent two pixels are capacitively coupled, thereby improving the visibility in all directions. Furthermore, as the domain partitioning is made such that the average director of the liquid crystal molecules is angled with respect to the gate line or the data line by 45°, polarizers having polarizing axes parallel to the gate line or the data line can be used. Consequently, the production cost for the polarizing plate can be reduced.
Although preferred embodiments of the present invention have been described in detail hereinabove, it should be clearly understood that many variations and/or modifications of the basic inventive concepts herein taught which may appear to those skilled in the present art will still fall within the spirit and scope of the present invention, as defined in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2002-0036979 | Jun 2002 | KR | national |
This application is a continuation of U.S. patent application Ser. No. 16/025,311, filed on Jul. 2, 2018, which is a continuation of U.S. patent application Ser. No. 15/333,857, filed on Oct. 25, 2016, issued as U.S. Pat. No. 10,012,875 on Jul. 3, 2018, which is a continuation of U.S. patent application Ser. No. 14/197,781, filed on Mar. 5, 2014, issued as U.S. Pat. No. 9,477,121 on Oct. 25, 2016, which is a continuation of U.S. patent application Ser. No. 13/655,651, filed on Oct. 19, 2012, issued as U.S. Pat. No. 8,698,990 on Apr. 15, 2014, which is a continuation of U.S. patent application Ser. No. 12/820,687, filed on Jun. 22, 2010, issued as U.S. Pat. No. 8,310,643 on Nov. 13, 2012, which is a continuation of U.S. patent application Ser. No. 11/845,438, filed on Aug. 27, 2007, issued as U.S. Pat. No. 8,743,331 on Jun. 3, 2014, which is a continuation of U.S. patent application Ser. No. 11/043,157, filed on Jan. 27, 2005, issued as U.S. Pat. No. 7,280,177 on Oct. 9, 2007, which is a continuation of U.S. Ser. No. 10/602,710, filed on Jun. 25, 2003, issued as U.S. Pat. No. 6,850,302 on Feb. 1, 2005, which claims priority to Korean Patent Application No. 10-2002-0036979, filed on Jun. 28, 2002. The disclosures of the above-cited applications are incorporated by reference herein in their entireties.
Number | Name | Date | Kind |
---|---|---|---|
4878742 | Ohkubo et al. | Nov 1989 | A |
5162931 | Holmberg | Nov 1992 | A |
5337173 | Atsumi et al. | Aug 1994 | A |
5434690 | Hisatake et al. | Jul 1995 | A |
5608556 | Koma | Mar 1997 | A |
5870075 | Yamazaki et al. | Feb 1999 | A |
5870611 | London Shrader et al. | Feb 1999 | A |
5923310 | Kim | Jul 1999 | A |
5936686 | Okumura et al. | Aug 1999 | A |
6028577 | Sakamoto | Feb 2000 | A |
6040882 | Jun et al. | Mar 2000 | A |
6069600 | Saishu et al. | May 2000 | A |
6104450 | Hiraishi | Aug 2000 | A |
6229589 | Koma | May 2001 | B1 |
6313899 | Wu et al. | Nov 2001 | B1 |
6335776 | Kim et al. | Jan 2002 | B1 |
6342938 | Song et al. | Jan 2002 | B1 |
6356335 | Kim et al. | Mar 2002 | B1 |
6384889 | Miyachi et al. | May 2002 | B1 |
6400440 | Colgan et al. | Jun 2002 | B1 |
6633356 | Kataoka et al. | Oct 2003 | B1 |
6661488 | Takeda et al. | Dec 2003 | B1 |
6704083 | Kim et al. | Mar 2004 | B1 |
6710825 | Kubo et al. | Mar 2004 | B2 |
6710837 | Song et al. | Mar 2004 | B1 |
6724359 | Yamamoto et al. | Apr 2004 | B2 |
6724450 | Knoll et al. | Apr 2004 | B1 |
6741314 | Song | Jun 2004 | B2 |
6850302 | Song | Feb 2005 | B2 |
6999134 | Lee et al. | Feb 2006 | B2 |
7280177 | Song | Oct 2007 | B2 |
8310643 | Song | Nov 2012 | B2 |
8698990 | Song | Apr 2014 | B2 |
8743331 | Song | Jun 2014 | B2 |
9477121 | Song | Oct 2016 | B2 |
10012875 | Song | Jul 2018 | B2 |
20030227429 | Shimoshikiryo | Dec 2003 | A1 |
20040085272 | Ting et al. | May 2004 | A1 |
20040125253 | Kim et al. | Jul 2004 | A1 |
20040125295 | Kim et al. | Jul 2004 | A1 |
20170038646 | Song | Feb 2017 | A1 |
20180307106 | Song | Jul 2018 | A1 |
Number | Date | Country |
---|---|---|
1270383 | Oct 2000 | CN |
1284709 | Feb 2001 | CN |
1291786 | Apr 2001 | CN |
0568355 | Nov 1993 | EP |
0621501 | Oct 1994 | EP |
0884626 | Dec 1998 | EP |
62044717 | Feb 1987 | JP |
02-204727 | Aug 1990 | JP |
05-019298 | Jan 1993 | JP |
06-301036 | Oct 1994 | JP |
07-013164 | Jan 1995 | JP |
07-020469 | Jan 1995 | JP |
07-028063 | Jan 1995 | JP |
07-230097 | Aug 1995 | JP |
07-064089 | Oct 1995 | JP |
07-311383 | Nov 1995 | JP |
08-006052 | Jan 1996 | JP |
08-029812 | Feb 1996 | JP |
07-199190 | Mar 1996 | JP |
08-076125 | Mar 1996 | JP |
08-101399 | Apr 1996 | JP |
08201777 | Jun 1996 | JP |
08-179341 | Jul 1996 | JP |
08-220511 | Aug 1996 | JP |
08-220524 | Aug 1996 | JP |
09-160061 | Jun 1997 | JP |
09179141 | Jul 1997 | JP |
11-109335 | Apr 1999 | JP |
11-352489 | Dec 1999 | JP |
11-352490 | Dec 1999 | JP |
2000-137227 | May 2000 | JP |
2001021892 | Jan 2001 | JP |
2001-184012 | Jul 2001 | JP |
2001-330852 | Nov 2001 | JP |
2002-122886 | Apr 2002 | JP |
2002-162627 | Jun 2002 | JP |
2005-019298 | Jan 2005 | JP |
1997-0005638 | Feb 1997 | KR |
1019990036740 | May 1999 | KR |
10-0196202 | Jun 1999 | KR |
10-0218584 | Sep 1999 | KR |
1020000011961 | Feb 2000 | KR |
1020000031955 | Jun 2000 | KR |
09408331 | Apr 1994 | WO |
Entry |
---|
Sharp Corporation v. Samsung Electronics Co., Ltd., Samsung Electronics America, Inc., and Samsung Telecommunication America, LLP, Case No. 2-07CV-330; Report on the Filing on Determination of an Action Regarding a Patent or Trademark Dated Aug. 8, 2007. |
Sharp Corporation v. Samsung Electronics Co., Ltd., Samsung Electronics America, Inc., and Samsung Telecommunications America, LLP, Case No. 2-07CV-330; Complaint for Patent Infringement Dated Aug. 6, 2007. |
Sharp Corporation v. Samsung Electronics Co., Ltd., Samsung Electronics America, Inc., and Samsung Telecommunications America, LLP, Case No. 2-07CV-330; Plaintiff Sharp Corporation's Answers and Counterclaims of Defendant's Counterclaims Dated Feb. 5, 2006. |
Sharp Corporation v. Samsung Electronics Co., Ltd., Samsung Electronics America, Inc., and Samsung Telecommunications America, LLP, Case No. 2-07CV-330; Items Filed Under Seal. |
Sharp Corporation v. Samsung Electronics Co., Ltd., Samsung Electronics America, Inc., and Samsung Telecommunications America, LLP, Case No. 2-07CV-330; Defendants Samsung Electronics Co., Ltd., Samsung Electronics America, Inc., and Samsung Telecommunications America, LLP, Answer and Counterclaims Dated Nov. 7, 2007. |
Sharp Corporation v. Samsung Electronics Co., Ltd., Samsung Electronics America, Inc., and Samsung Telecommunications America, LLP, Case No. 2-07CV-330; Defendants Samsung Electronics Co., Ltd., Samsung Electronics America, Inc., and Samsung Telecommunications America, LLP, Answer to Sharp's Declaratory Judgement Counterclaims Dated Feb. 28, 2008. |
Number | Date | Country | |
---|---|---|---|
20200241367 A1 | Jul 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16025311 | Jul 2018 | US |
Child | 16846484 | US | |
Parent | 15333857 | Oct 2016 | US |
Child | 16025311 | US | |
Parent | 14197781 | Mar 2014 | US |
Child | 15333857 | US | |
Parent | 13655651 | Oct 2012 | US |
Child | 14197781 | US | |
Parent | 12820687 | Jun 2010 | US |
Child | 13655651 | US | |
Parent | 11845438 | Aug 2007 | US |
Child | 12820687 | US | |
Parent | 11043157 | Jan 2005 | US |
Child | 11845438 | US | |
Parent | 10602710 | Jun 2003 | US |
Child | 11043157 | US |