Claims
- 1. A method of driving a liquid crystal display apparatus, the liquid crystal display apparatus includingan array of pixels, a horizontal scanning circuit responsive to a horizontal scanning direction setting signal, a vertical scanning circuit responsive to a vertical scanning direction setting signal, an image signal supply circuit which receives pixel signals from an external source, the image signal supply circuit being connected to the array of pixels and being driven by the horizontal scanning circuit, and a vertical scanning control circuit connected to the array of pixels and being driven by the vertical scanning circuit, the vertical scanning circuit operating in cooperation with the horizontal scanning circuit to cause the pixel signals to be transferred from the image signal supply circuit to the array of pixels, each of the horizontal scanning circuit and the vertical scanning circuit including a series connection of bidirectional shift register stages, each of the bidirectional shift register stages including a first latch, a second latch, an intermediate output terminal, a first input/output terminal, and a second input/output terminal, the first latch being connected to the second latch through the intermediate output terminal, the first latch being connected through the first input/output terminal to a first one of two bidirectional shift register stages adjacent to a bidirectional shift register stage under consideration in the series connection of bidirectional shift register stages, the second latch being connected through the second input/output terminal to a second one of the two bidirectional shift register stages adjacent to the bidirectional shift register stage under consideration in the series connection of bidirectional shift register stages, the method comprising the steps of: when scanning in a first direction with the horizontal scanning circuit, operating that bidirectional shift register stage which is located most upstream of the scanning in the first direction in the series connection of bidirectional shift register stages in the horizontal scanning circuit so that the first latch of that bidirectional shift register stage does not supply an output to the image signal supply circuit and the second latch of that bidirectional shift register stage does supply an output to the image signal supply circuit; when scanning in a second direction with the horizontal scanning circuit, operating that bidirectional shift register stage which is located most upstream of the scanning in the second direction in the series connection of bidirectional shift register stages in the horizontal scanning circuit so that the second latch of that bidirectional shift register stage does not supply an output to the image signal supply circuit and the first latch of that bidirectional shift register stage does supply an output to the image signal supply circuit; when scanning in a first direction with the vertical scanning circuit, operating that bidirectional shift register stage which is located most upstream of the scanning in the first direction in the series connection of bidirectional shift register stages in the vertical scanning circuit so that the first latch of that bidirectional shift register stage does not supply an output to the vertical scanning control circuit and the second latch of that bidirectional shift register stage does supply an output to the vertical scanning control circuit; and when scanning in a second direction with the vertical scanning circuit, operating that bidirectional shift register stage which is located most upstream of the scanning in the second direction in the series connection of bidirectional shift register stages in the vertical scanning circuit so that the second latch of that bidirectional shift register stage does not supply an output to the vertical scanning control circuit and the first latch of that bidirectional shift register stage does supply an output to the vertical scanning control circuit.
- 2. A method according to claim 1, wherein each of the first latch and the second latch includes a reset terminal; andwherein the method further comprises the step of applying a reset signal to the reset terminal of each of the first latch and the second latch to reset each of the first latch and the second latch.
- 3. A method according to claim 1, wherein the horizontal scanning circuit and the vertical scanning circuit are driven by respective clock signals; andwherein the method further comprises the step of changing a duty ratio of at least one of the clock signals to vary an interval between a start of supply of an output from the intermediate output terminal and a start of supply of an output from the second input/output terminal, or to vary an interval between a start of supply of an output from the intermediate output terminal and a start of supply of an output from the first input/output terminal, in each of the bidirectional shift register stages in at least one of the horizontal scanning circuit and the vertical scanning circuit.
- 4. A method of driving a liquid crystal display apparatus, the liquid crystal display apparatus including, on a single substrate,an array of pixels, an image signal supply circuit which supplies pixel signals to the array of pixels, and a plurality of scanning circuits which output respective scanning signals for driving the image signal supply circuit, each of the scanning circuits being capable of scanning in a first direction and a second direction opposite to the first direction, each of the scanning circuits including a first input/output section serving as an output section of the scanning circuit for scanning in the first direction and serving as an input section of the scanning circuit for scanning in the second direction, a second input/output section serving as an output section of the scanning circuit for scanning in the second direction and serving as an input section of the scanning circuit for scanning in the first direction, and a reset circuit which brings the first input/output section into an off-state for scanning in the first direction and brings the second input/output section into an off-state for scanning in the second direction, the method comprising the steps of: resetting the first input/output section and the second input/output section with the reset circuit; when scanning in the first direction, shifting a signal supplied to the first input/output section to the second input/output section in accordance with a clock signal; and when scanning in the second direction, shifting a signal supplied to the second input/output section to the first input/output section in accordance with the clock signal.
- 5. A method according to claim 1, wherein each of the first input/output section and the second input/output section includes an input/output terminal;wherein the first input/output section is connected to the second input/output section through an intermediate output terminal; and wherein the method further comprises the step of changing a duty ratio of the clock signal to vary an interval between a start of supply of an output from the intermediate output terminal and a start of supply of an output from the input/output terminal of the first input/output section, or to vary an interval between a start of supply of an output from the intermediate output terminal and a start of supply of an output from the input/output terminal of the second input/output section, in each of the scanning circuits.
- 6. A method of driving a liquid crystal display apparatus, the liquid crystal display apparatus includingan array of pixels, a horizontal scanning circuit responsive to a horizontal scanning direction setting signal, a vertical scanning circuit responsive to a vertical scanning direction setting signal, an image signal supply circuit which receives pixel signals from an external source, the image signal supply circuit being connected to the array of pixels and being driven by the horizontal scanning circuit, and a vertical scanning control circuit connected to the array of pixels and being driven by the vertical scanning circuit, the vertical scanning circuit operating in cooperation with the horizontal scanning circuit to cause the pixel signals to be transferred from the image signal supply circuit to the array of pixels, each of the horizontal scanning circuit and the vertical scanning circuit including a series connection of bidirectional shift register stages, each of the bidirectional shift register stages including a first latch, a second latch, and intermediate output terminal, a first input/output terminal, and a second input/output terminal, the first latch being connected to the second latch through the intermediate output terminal, the first latch being connected through the first input/output terminal to a first one of two bidirectional shift register stages adjacent to a bidirectional shift register stage under consideration in the series connection of bidirectional shift register stages, the second latch being connected through the second input/outout terminal to a second one of the two bidirectional shift register stages adjacent to the bidirectional shift register stage under consideration in the series connection of bidirectional shift register stages, the method comprising the steps of: when scanning in a first direction with either of the horizontal scanning circuit and the vertical scanning circuit, operating each of the bidirectional shift register stages with a clock signal so that the first latch shifts a first output via the intermediate output terminal to the second latch and the second latch shifts a second output via the second input/output terminal to the second one of the two bidirectional shift register stages adjacent to the bidirectional shift register under consideration in the series connection of bidirectional shift register stages; when scanning in a second direction opposite to the first direction with either of the horizontal scanning circuit and the vertical scanning circuit, operating each of the bidirectional shift register stages with the clock signal so that the second latch shifts a third output via the intermediate output terminal to the first latch and the first latch shifts a fourth output via the first input/output terminal to the first one of the two bidirectional shift register stages adjacent to the bidirectional shift register stage under consideration in the series connection of bidirectional shift register stages; when scanning in a first direction with the horizontal scanning circuit, operating that bidirectional shift register stage which is located most upstream of the scanning in the first direction in the series connection of bidirectional shift register stages in the horizontal scanning circuit so that the first latch of that bidirectional shift register stage does not supply an output to the image signal supply circuit and the second latch of that bidirectional shift register stage does supply an output to the image signal supply circuit; when scanning in a second direction with the horizontal scanning circuit, operating that bidirectional shift register stage which is located most upstream of the scanning in the second direction in the series connection of bidirectional shift register stages in the horizontal scanning circuit so that the second latch of that bidirectional shift register stage does not supply an output to the image signal supply circuit and the first latch of that bidirectional shift register stage does supply an output to the image signal supply circuit; when scanning in a first direction with the vertical scanning circuit, operating that bidirectional shift register stage which is located most upstream of the scanning in the first direction in the series connection of bidirectional shift register stages in the vertical scanning circuit so that the first latch of that bidirectional shift register stage does not supply an output to the vertical scanning control circuit and the second latch of that bidirectional shift register stage does supply an output to the vertical scanning control circuit; and when scanning in a second direction with the vertical scanning circuit, operating that bidirectional shift register stage which is located most upstream of the scanning in the second direction in the series connection of bidirectional shift register stages in the vertical scanning circuit so that the second latch of that bidirectional shift register stage does not supply an output to the vertical scanning control circuit and the first latch of that bidirectional shift register stage does supply an output to the vertical scanning control circuit.
- 7. A method according to claim 6, wherein each of the first latch and the second latch includes a reset terminal; andwherein the method further comprises the step of applying a reset signal to the reset terminal of each of the first latch and the second latch to reset each of the first latch and the second latch.
- 8. A method according to claim 6, wherein the horizontal scanning circuit and the vertical scanning circuit are driven by respective clock signals; andwherein the method further comprises the step of changing a duty ratio of at least one of the clock signals to vary an interval between a start of supply of an output from the intermediate output terminal and a start of supply of an output from the second input/output terminal, or to vary an interval between a start of supply of an output from the intermediate output terminal and a start of supply of an output from the first input/output terminal, in each of the bidirectional shift register stages in at least one of the horizontal scanning circuit and the vertical scanning circuit.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-306830 |
Nov 1997 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation of application Ser. No. 09/188,110 filed on Nov. 9, 1998, now U.S. Pat. No. 6,232,939, the contents of which are incorporated herein by reference in their entirety.
US Referenced Citations (14)
Foreign Referenced Citations (3)
Number |
Date |
Country |
07020826 |
Jan 1995 |
JP |
11176186 |
Jul 1999 |
JP |
2000338937 |
Jan 2000 |
JP |
Non-Patent Literature Citations (1)
Entry |
Y. Takafuji et al., A 1.9-in. 1.5-MPixel Driver Fully-Integrated Poly-Si TFT-LCD for HDTV Projection, SID 93 Digest, 1993, pp. 383-386, The Society for Information Display. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/188110 |
Nov 1998 |
US |
Child |
09/653548 |
|
US |