This application claims priority from and the benefit under 35 U.S.C. §119(a) of Chinese Patent Application No. 201310753035.8, filed on Dec. 31, 2013, which is hereby incorporated by reference for all purposes as if fully set forth herein.
1. Field of the Invention
The present invention relates to a thin film transistor liquid crystal display (TFT-LCD) field, more particularly, to a liquid crystal display (LCD) array substrate and a related LCD.
2. Description of the Prior Art
Driving circuits of TFT-LCD usually comprise indispensible components such as gate lines, data lines, thin film transistor (TFT) and common electrode lines (Com). In conventional photo-etching art, gate and common electrode line are usually formed by the same metal layer.
a gate line 10 and a common electrode line 11 formed by the first metal layer on the substrate;
two data lines 12, crossing above the gate line 10 and the common electrode line 11, formed with the second metal layer;
a TFT 13 electrically connected to the data line 12 and the gate line 11;
a pixel electrode 15 adopting Indium Tin Oxide (ITO) electrodes and electrically connected to the TFT 13 deployed between the gate line 10 and the data line 12.
The TFT 13 comprises an active layer made from amorphous silicon layer, a source and a drain, and links the first and the second metal layer via a through hole 14.
As the data line 10 and the common electrode line 11 are formed by the metal layer on the substrate, the data line 10 and the common electrode line 11 are parallel. If the LCD has N rows of pixel (only 4 rows indicated), it must also have N rows of the gate lines 10 and N rows of the common electrode lines 11. Every data line 12 crosses N rows of gate lines 10 and N rows of common electrode lines 11, forming N data/gate line parasitic capacitances (indicated as dotted circles A) and N data/common electrode line parasitic capacitances (indicated as dotted circles B).
The defect of the prior art is that parasitic capacitances cause resistance-capacitance (RC) delay and signal distortion on the data line, resulting in pixel abnormal charging (such as insufficient or erroneous charging).
The present invention solves a technical problem by providing a liquid crystal display (LCD) array substrate and a related LCD to reduce RC delay on data lines and improve charging rate of the pixel.
According to the present invention, an array substrate used in a liquid crystal display (LCD) is provided. The array substrate comprises: a substrate and a plurality of pixel structures formed on the substrate. Each pixel structure comprises: a gate line and a common electrode line formed by the same metal layer on the substrate; two data lines above and crossing the gate line and the common electrode line; a thin film transistor (TFT) electrically connected to the two data lines and the gate line; a pixel electrode electrically connected to the TFT and deployed between the gate line and the common electrode line. The pixel structures are arranged in a plurality of rows along the two data lines, two adjacent rows of the pixel structures are arranged in opposite direction in sequence, and at least two adjacent rows of the pixel structures share the common electrode line.
In one aspect of the present invention, the pixel structures are arranged in plural columns vertical to the data lines, and two adjacent columns of the pixel structures are arranged in the same direction in sequence.
In another aspect of the present invention, the gate line and the common electrode line locate at two ends of the pixel structures respectively, and two adjacent rows of the pixel structures with two gate lines remote to each other share the common electrode line.
In still another aspect of the present invention, width of the common electrode line is between 2-20 um.
In yet another aspect of the present invention, the first pixel electrode is a transparent electrode.
According to the present invention, an array substrate used in a liquid crystal display (LCD) is provided. The array substrate comprises: a substrate and a plurality of pixel structures formed on the substrate. Each pixel structure comprises: a gate line and a common electrode line formed by the same metal layer on the substrate; two data lines above and crossing the gate line and the common electrode line; a thin film transistor (TFT) electrically connected to the two data lines and the gate line; a pixel electrode electrically connected to the TFT and deployed between the gate line and the common electrode line. The pixel structures are arranged in a plurality of rows along the two data lines, two adjacent rows of the pixel structures are arranged in opposite direction in sequence, and at least two adjacent rows of the pixel structures share the common electrode line. The gate line and the common electrode line locate at two ends of the pixel structures respectively, and two adjacent rows of the pixel structures with two gate lines remote to each other share the common electrode line.
In one aspect of the present invention, the pixel structures are arranged in plural columns vertical to the data lines, and two adjacent columns of the pixel structures are arranged in the same direction in sequence.
In another aspect of the present invention, width of the common electrode line is between 2-20 um.
In yet another aspect of the present invention, the first pixel electrode is a transparent electrode.
According to the present invention, a liquid crystal display (LCD) comprises: an array substrate; a color filter substrate in opposition to the array substrate; and a liquid crystal layer between the array substrate and the color filter substrate. The array substrate comprises: a substrate and a plurality of pixel structures formed on the substrate. Each pixel structure comprises: a gate line and a common electrode line formed by the same metal layer on the substrate; two data lines above and crossing the gate line and the common electrode line; a thin film transistor (TFT) electrically connected to the two data lines and the gate line; a pixel electrode electrically connected to the TFT and deployed between the gate line and the common electrode line. The pixel structures are arranged in a plurality of rows along the two data lines, two adjacent rows of the pixel structures are arranged in opposite direction in sequence, and at least two adjacent rows of the pixel structures share the common electrode line.
In one aspect of the present invention, the pixel structures are arranged in plural columns vertical to the data lines, and two adjacent columns of the pixel structures are arranged in the same direction in sequence.
In another aspect of the present invention, the gate line and the common electrode line locate at two ends of the pixel structures respectively, and two adjacent rows of the pixel structures with two gate lines remote to each other share the common electrode line.
In still another aspect of the present invention, width of the common electrode line is between 2-20 um.
In yet another aspect of the present invention, the first pixel electrode is a transparent electrode.
Embodiments of the present invention have benefits as below:
In embodiments of the present invention, pixel structures deployed on an array substrate are arranged in plural rows along extension of data lines, and two adjacent rows of pixel structures are arranged in opposition in sequence, therefore two adjacent rows of pixel structures with two gates lines remote to each other share the common electrode line. As a result, chances of data lines and common electrode lines crossing to each other on the array substrate are reduced, therefore number of data lines/common electrode lines parasitic capacitances is reduced; RC delay on data lines decreases, and charging rate of the pixel increases.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Spatially relative terms, such as “beneath”, “below”, “lower”, “above”, “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
In detail, the pixel structure 46 comprises:
the gate line 40 and the common electrode line 41 formed by the same metal layer (the first metal layer) and deployed on the array substrate. The gate line 40 and the common electrode line 41 locate at two ends of the pixel structure 46 respectively;
two data lines 42 formed on the second metal layer deployed above and crossing the gate line 40 and the common electrode line 41;
a thin film transistor (TFT) 43 electrically connected to the data lines 42 and the gate line 41;
a pixel electrode 45 electrically connected to the TFT 43 and deployed between the gate line 40 and the data line 43, which is a transparent electrode and preferably made of Indium Tin Oxide (ITO);
whereas the TFT 43 comprises an active layer made from amorphous silicon layer, a source and a drain formed by the second metal layer, and links the first and the second metal layer via a hole 41.
Arrayed in this way, two adjacent rows of pixel structures with two the gate lines 40 remote to each other share the common electrode line 41. Figures indicate that the two adjacent pixel structures 460 and 461 as well as the two adjacent pixel structures 462 and 463 share the common electrode line 11 in pair; meanwhile the common electrode line 11 of the pixel structure 461 and the common electrode line 11 of the pixel structure 462 are remote to each other. Therefore, in the embodiment, the two pixel structures 461 and 462 with the two gate lines 40 remote to each other share the same common electrode line 41, where width of the common electrode line 41 is between 2 um-20 um.
Compared to the conventional array substrate indicated in
The present invention also relates to an LCD comprising: an array substrate described in
The embodiment of the present invention has benefits as below:
In embodiments of the present invention, pixel structures deployed on an array substrate are arranged in plural rows along extension of data lines, and two adjacent rows of pixel structures are arranged in opposition in sequence, therefore two adjacent rows of pixel structures with two gate lines remote to each other share a common electrode line. Since a decrease of overlaps of data lines and common electrode line on the array substrate results in a reduction of data lines/common electrode line parasitic capacitances and a decrease of RC delay on data lines, charging rate of pixel increases and possibility of erroneous charging lessens.
Compared to the prior art, the LCD in the present invention has lower RC delay on data lines, not only improving charging rate of pixel but also reducing cost of additional lines.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
201310753035.8 | Dec 2013 | CN | national |
Filing Document | Filing Date | Country | Kind |
---|---|---|---|
PCT/CN2014/070390 | 1/9/2014 | WO | 00 |