Claims
- 1. A liquid crystal display controller on a semiconductor chip and for use with a liquid crystal display panel having a plurality of common electrodes, segment electrodes and pixels arranged in the form of a dot-matrix and a microprocessor unit, the liquid crystal display controller comprising:a segment driver outputting segment signals to be provided to the segment electrodes depending upon display data; a common driver outputting common signals to be provided to the common electrodes to selectively driving the common electrodes in a time-division manner; a timing generation circuit controlling a drive duty of time-division drive for the common driver; a drive bias circuit controlling a bias ratio for driving the liquid crystal display panel; a boosting circuit generating a liquid crystal drive voltage for the liquid crystal display panel; a drive duty-setting circuit capable of setting a value for determining the drive duty of the timing generation circuit; and a drive bias-setting circuit capable of setting a value for determining the bias ratio of the drive bias circuit, wherein the value of the drive duty-setting circuit and the value of the drive bias-setting circuit are changed by the microprocessor unit at a time when a pattern is to be partially displayed on the liquid crystal display panel.
- 2. A liquid crystal display controller according to claim 1, further comprising:a boosting power-setting circuit capable of setting a value for determining a boosting power of the boosting circuit.
- 3. A liquid crystal display controller according to claim 2, further comprising:a plurality of external terminals coupled to the boosting circuit and coupled to be a plurality of capacitor.
- 4. A liquid crystal display controller according to claim 1,wherein the common driver outputs signals of a non-selection level to selected ones of the common electrodes that do not produce display on the liquid crystal display panel at a time when the liquid crystal display panel is to be partially display.
- 5. A liquid crystal display controller according to claim 1,wherein the timing generation circuit outputs timing signals for producing a display by setting, at the central portion on the liquid crystal display panel, and wherein the output position of the common driver that outputs a selection level for each of the common electrodes during the low-duty drive smaller than the total number of output signals of the common driver in the liquid crystal display controller.
- 6. A liquid crystal display controller on a semiconductor chip and for driving a dot-matrix liquid crystal display panel and for use with a processor unit, the liquid crystal display controller comprising:a first register to which a value to determine a drive duty is to be set by the processor unit; a second register to which a value to determined a drive bias is to be set by the processor unit; and a third register to which a value to determine whether or not dot patterns be selectively displayed on the liquid crystal display panel is to be set by the processor unit.
- 7. A liquid crystal display controller according to claim 6, further comprising:a boosting circuit capable of changing a boosting power; and a fourth register to which a value to determine the boosting power of said boosting circuit is set by the processor unit.
- 8. A liquid crystal display controller according to claim 6, further comprising:a plurality of external terminals coupled to the boosting circuit and coupled to be a plurality of capacitor.
- 9. A liquid crystal display controller according to claim 6,wherein the values of the first to the third registers are changed by the processor unit at a time when patterns are selectively displayed on the liquid crystal display panel.
- 10. A liquid crystal display controller on a semiconductor chip and for driving a dot-matrix liquid crystal display panel and for use with a microprocessor unit, the liquid crystal display controller comprising:a first register to which a value to determine a drive duty is set; a second register to which a value to determine a drive bias is set; a boosting circuit capable of changing a boosting power; and a third register to which a value to determine the boosting power of the boosting circuit is set, wherein the value of the first, the second and the third register is written from the microprocessor unit.
- 11. A liquid crystal display controller according to claim 10, further comprising:a plurality of external terminals coupled to the boosting circuit and coupled to be a plurality of capacitor.
- 12. A liquid crystal display controller according to claim 10, further comprising:a fourth register to which a value to determine whether or not dot patterns be partially displayed on the liquid crystal display panel is sets, wherein the value of the fourth register is written from the microprocessor unit.
- 13. A liquid crystal display controller according to claim 10,wherein the first to third registers are written from the microprocessor unit at a time when patterns are selectively displayed on the liquid crystal display panel.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-16935 |
Jan 1997 |
JP |
|
Parent Case Info
This is a continuation application of Ser. No. 09/621,618, filed Jul. 21, 2000 (now allowed), which is a continuation application of U.S. application Ser. No. 09/015,332, filed on Jan. 29, 1998 (now U.S. Pat. No. 6,181,313).
US Referenced Citations (15)
Foreign Referenced Citations (3)
Number |
Date |
Country |
06-095621 |
Apr 1994 |
JP |
06-149184 |
May 1994 |
JP |
07-281632 |
Oct 1995 |
JP |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/621618 |
Jul 2000 |
US |
Child |
10/279987 |
|
US |
Parent |
09/015332 |
Jan 1998 |
US |
Child |
09/621618 |
|
US |