This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2001-348968 filed Nov. 14, 2001 and No. 2002-156027 filed May 29, 2002; the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to an active matrix type liquid crystal display device in which a pixel is disposed at each intersection portion of a plurality of signal lines and a plurality of scanning lines, and a pixel electrode and a transistor are disposed at each pixel.
2. Description of Related Art
A vertical (V) lines inversion driving method and a Vertical/Horizontal (V/H) lines inversion driving method have been generally known as methods for writing a video signal to each pixel electrode in an active matrix liquid crystal display device.
As shown in
As shown in
However, in the V-lines inversion driving method, when the potential at the signal line varies for some reason, the potential at the pixel electrode is varied due to the existence of coupling capacitance between the signal line and the pixel electrode. Moreover, the polarity of a certain pixel and the polarity of each of two pixels adjacent to the certain pixel in a horizontal scanning direction are opposite for each other. Therefore, when a rectangular complementary color window pattern is displayed at the center of a screen with a halftone color used as a background color, an amount of a potential variation at each pixel electrode differs from one pixel to another. As a result, the gradation of a halftone color luster of the window pattern differs in its right and left portions thereof as well in its upper and lower portions thereof, causing display unevenness called vertical cross talk.
In the H/V-lines inversion driving method, the polarity of the video signal is inverted each horizontal scanning period to cope with such a situation. Since the inversion of the polarity of the video signal cancels the potential variation at each pixel electrode each horizontal scanning period, the vertical cross talk can be reduced. However, the cycle for inverting the polarity of the video signal is short, and power consumption is increased.
A final screen of Windows (trade mark) adopted as an OS for many personal computers is a checkered pattern expressing black display pixel groups and halftone display pixel groups alternately as shown in
Incidentally, in the active matrix liquid crystal display device, a pixel transistor is formed for each pixel, and a liquid crystal display device using an amorphous thin film transistor (TFT) or a polycrystalline silicon TFT as the pixel transistor has been known.
In the liquid crystal display device using the amorphous silicon TFT, a tape carrier package (TCP) in which a signal line driving circuit and a scanning line driving circuit are formed on a flexible wiring substrate is used. When the TCP is connected electrically to a connection terminal of the array substrate, the signal driving circuit is connected to pixel transistors via signal lines and the scanning driving circuit is connected to pixel transistors via scanning lines on the array substrate.
In the liquid crystal display device using the amorphous silicon TFT, wirings for outputting the video signals from the TCP onto the signal lines are needed. However, since the number of the wirings becomes large accompanied in addition to the pixels being highly minute, it is difficult to secure sufficient pitches between the wirings.
On the other hand, in the liquid crystal display device using the polycrystalline silicon TFT, the driving performance of the pixel transistor is high, and hence the signal line driving circuit and the scanning line driving circuit can be formed integrally with each other on the array substrate in the same process as that used in manufacturing the pixel transistor. In this case, part of the signal line driving circuit, for example, a digital-to-analog converter, is provided in the form of a TCP on the outside of the array substrate.
In the liquid crystal display device using the polycrystalline silicon TFT, when compared with that using the amorphous silicon TFT, the number of the wirings for connecting the TCP and the array substrate can be reduced greatly and the liquid crystal display device can be made low cost by reducing the number of external connection components. On the other hand, in the liquid crystal display device using the polycrystalline silicon TFT, the length of the wiring laid on the array substrate becomes longer in accordance with larger size of the array substrate, and video signals are deteriorated, so that display unevenness may occur.
An object of the present invention is to provide a liquid crystal display device capable of preventing the occurrence of vertical cross talk, horizontal cross talk and flicker.
Another object of the present invention is to provide a liquid crystal display device capable of securing an adequate pitch between wirings, even with developments in highly minute pixels, and of preventing display unevenness due to increased lengths of wirings on the array substrate.
A characteristic point of the present invention is, a liquid crystal display device includes a plurality of pixel transistors respectively connected to corresponding signal lines and corresponding scanning lines at intersection portions of a plurality of the signal lines and a plurality of the scanning lines; pixel electrodes respectively connected to corresponding pixel transistors at the intersection portions; and a signal line driving circuit configured to output video signals to the pixel electrodes via the signal lines so that the polarities of video signals supplied to pixel electrodes adjacent to an arbitrary pixel electrode on both sides thereof in a horizontal scanning direction are different from each other and the polarities of video signals supplied to pixel electrodes adjacent to the arbitrary pixel electrode on both sides thereof in a vertical scanning direction are different from each other.
Another characteristic point of this invention is, the signal line driving circuit includes a signal line driving IC configured to output the video signals to each signal line group obtained by dividing the plurality of signal lines into the plurality of signal line groups composed of a predetermined number of the signal lines; and a signal line switching circuit configured to switch all of the signal lines in each signal line group sequentially during one horizontal scanning period.
A liquid crystal display device of this embodiment adopts, as an example, an active matrix type in which a polycrystalline silicon TFT is used as a pixel transistor, and an effective display area has a diagonal size of 14 inches.
As shown in
The array substrate 100 includes a scanning line driving circuit 150, a signal line switching circuit 170, a plurality of scanning lines Y wired in parallel in a horizontal scanning direction (row direction), a plurality of signal lines X wired in parallel in a vertical scanning direction (column direction), a pixel transistor 110 provided at each intersection portion of scanning lines Y and signal lines X, a pixel electrode 120, an auxiliary capacitance element 130a and an auxiliary capacitance element 130b at each intersection portion.
The pixel transistor 110 is a polycrystalline silicon TFT having a polycrystalline silicon film as a semiconductor layer. A gate electrode of the pixel transistor 110 is connected to the scanning line Y, and a drain electrode thereof is connected to the signal line X. A source electrode of the pixel transistor 110 is connected to the pixel electrode 120. The auxiliary capacitance element 130a is formed between the pixel electrode 120 and the array substrate 100, and the auxiliary capacitance element 130b is formed between the pixel electrode 120 and the opposed substrate 200.
The scanning line driving circuit 150 supplies a driving signal to the pixel transistor 110 via the scanning line Y The scanning line driving circuit 150 is formed integrally on the array substrate 100 in the same process as that used in manufacturing the pixel transistor 110.
A signal line driving circuit 300 is constituted by TCPs 500-1, 500-2, 500-3, 500-4 (hereinafter, any of the TCPs 500-1 to 500-4 is indicated as a TCP 500-N), which have the same constitution, and the signal line switching circuit 170. TCP 500-N is connected electrically to a connection terminal of the array substrate 100, and the signal line switching circuit 170 is formed on the array substrate 100 in the same process as that used in manufacturing the pixel transistor 110. The signal line driving circuit 300 outputs a video signal while controlling a polarity of the video signal, as described later.
The TCP 500-N has a constitution in which a signal line driving integrated circuit (IC) 511 and the like are mounted on a flexible wiring substrate. One side of the TCP 500-N is electrically connected to one side of the array substrate 100, and the other side thereof is connected to an external printed circuit board (PCB) 600.
On the PCB 600, mounted are a power source circuit, and a control circuit 610. The control circuit 610 outputs a clock signal, various control signals, and the video signal in synchronization with the clock signal.
As shown in
As shown in
The signal line switching circuit 170 sequentially switches all of the signal lines in each signal line group during one horizontal scanning period. As a concrete constitution, the signal line switching circuit 170 includes input terminals 1C, 2C, . . . , to which the video signals sent from the signal line driving IC 511 are respectively inputted; output terminals 1A, 1B, 2A, 2B, . . . , which are respectively connected to the signal lines X1, X2, X3, X4, . . . ; and switches SW1, SW2, . . . . The SW1 switches the output terminal, between 1A and 1B, so as to selectively connect one of the output terminals 1A and 1B to the input terminal IC. The switch SW2 switches the output terminal, between 2A and 2B, so as to selectively connect one of the output terminals 2A and 2B to the input terminal 2C. Note that in
Next, a driving method of the signal lines will be described. As shown in
In this driving method, in one horizontal scanning period for the uppermost row of the n-th frame, as shown in
Furthermore, a switching signal S2, which is on during the first half of one horizontal scanning period and off during the second half thereof, is inputted to the switch SW2. Thus, the input terminal 2C is connected to the input terminal 2A during the first half of one horizontal scanning period, and is connected to the input terminal 2B during the second half thereof.
At this time, the signal line driving IC 511 outputs the video signal to the input terminal 1C during the first half of one horizontal scanning period, which is to be outputted onto the signal line X1, and outputs the video signal to the input terminal 1C during the second half thereof, which is to be outputted onto the signal line X2. The polarity of the video signal is positive during the first half of one horizontal scanning period, and negative during the second half thereof. The signal line switching circuit 170 outputs the video signal of the positive polarity onto the signal line X1 via the output terminal 1A during the first half of one horizontal scanning period, and outputs the video signal of the negative polarity onto the signal line X2 via the output terminal 1B during the second half thereof.
The signal line driving IC 511 outputs the video signal to the input terminal 2C during the first half of one horizontal scanning period, which is to be outputted onto the signal line X3, and outputs the video signal to the input terminal 2C during the second half thereof, which is to be outputted onto the signal line X4. The polarity of the video signal is negative during the first half of one horizontal scanning period, and positive during the second half thereof. The signal line switching circuit 170 outputs the video signal of the negative polarity onto the signal line X3 via the output terminal 2A during the first half of one horizontal scanning period, and outputs the video signal of the positive polarity onto the signal line X4 via the output terminal 2B during the second half thereof.
Thus, as shown in
By the described manner, it is possible to make it hard to visually recognize display deterioration due to variations of the potential of pixel electrodes.
Furthermore, the polarity distribution of the pixels as shown in
During one horizontal scanning period for the uppermost row of the n-th frame in this case, as shown in
The signal line driving IC 511 outputs the video signal of the positive polarity to the input terminal 1C during both of the first and second halves of one horizontal scanning period. The signal line switching circuit 170 outputs the video signal of the positive polarity to the signal line X1 via the output terminal 1A during the first half of one horizontal scanning period, and outputs the video signal of the positive polarity to the signal line X2 via the output terminal 1B during the second half thereof.
The signal line driving IC 511 outputs the video signal of the negative polarity to the input terminal 2C during both of the first and second halves of one horizontal scanning period. The signal line switching circuit 170 outputs the video signal of the negative polarity to the signal line X3 via the output terminal 2A during the first half of one horizontal scanning period, and outputs the video signal of the negative polarity to the signal line X4 via the output terminal 2B during the second half thereof.
Thus, as shown in
Subsequently, during one horizontal scanning period for the second row of the n-th frame, the switching signal S1 becomes off during the first half of one horizontal scanning period and becomes on during the second half thereof. The switching signal S1 is inputted to the switch SW1, and the input terminal 1C is retained to be connected to the output terminal 1B during the first half of one horizontal scanning period, and connected to the output terminal 1A during the second half thereof. Also the switching signal S2 becomes off during the first half of one horizontal scanning period, and becomes on during the second half thereof. The switching signal S2 is inputted to the switch SW2, and the input terminal 2C is retained to be connected to the output terminal 2B during the first half of one horizontal scanning period, and connected to the output terminal 2A during the second half thereof.
The signal line driving IC 511 outputs the video signal of the negative polarity to the input terminal 1C during the first half of one horizontal scanning period. The signal line switching circuit 170 outputs this video signal to the signal line X2 via the output terminal 1B. During the second half of one horizontal scanning period, the signal line driving IC 511 outputs the video signal of the positive polarity to the input terminal 1C, and the signal line switching circuit 170 outputs this video signal to the signal line X1 via the output terminal 1A.
Similarly, the signal line driving IC 511 outputs the video signal of the positive polarity to the input terminal 2C during the first half of one horizontal scanning period. The signal line switching circuit 170 outputs this video signal to the signal line X4 via the output terminal 2B. During the second half of one horizontal scanning period, the signal line driving IC 511 outputs the video signal of the negative polarity to the input terminal 2C, and the signal line switching circuit 170 outputs this video signal to the signal line X3 via the output terminal 2A.
Thus, as shown in
After that, the similar processing is done for pixels in other rows, whereby the polarity distribution of the pixels as shown in
By the described manner, it is possible to make it hard to visually recognize display deterioration due to variations of the potential of pixel electrodes.
As shown in
As described above, in this embodiment, the polarities of video signals supplied to pixel electrodes, which are adjacent to any pixel electrode on both sides thereof in a horizontal scanning direction, are controlled so that they are different from each other, and the polarities of video signals supplied to pixel electrodes, which are adjacent to any pixel electrode on both sides thereof in a vertical scanning direction, are controlled so that they are different from each other. Thus, the polarities of pixels are inverted every two horizontal scanning periods, that is, every two rows, the potential variation of the pixel electrode due to coupling capacitance between the signal line and the pixel electrode is canceled. Accordingly, the occurrence of vertical cross talk can be prevented. Furthermore, since the number of positive polarity pixels and the number of negative polarity pixels are equal and show no polarity deflection in one horizontal scanning period, it is possible to prevent the occurrence of the horizontal cross talk. Furthermore, since the number of positive polarity pixels and the number of negative polarity pixels in the n-th and (n+1)-th frames are equal and show no polarity deflection, flicker does not occur, thus achieving good display quality. In addition, since the cycle of the inversion of the video signal between the positive and negative polarities in the vertical scanning direction is two horizontal scanning periods, power consumption is more suppressed compared to the H/V-lines inversion driving method.
In this embodiment, the video signal is outputted by the signal line driving IC 511 to each signal line group obtained by dividing the plurality of signal lines into the plurality of signal line groups composed of two signal lines, and the two signal lines in each signal line group are sequentially switched in one horizontal scanning period by the signal line switching circuit 170. Thus, since the number of the wirings for transmitting the video signals to the signal switching circuit 170 can be reduced to be less than the number of the signal lines even when the pixels are made to be minute, the pitch of the wirings can be fully secured. Furthermore, since the number of the output terminals for the video signal in the signal line driving IC 511 can be reduced to be less than the number of signal lines, the number of the signal line driving ICs 511 can be reduced, and a decrease in cost can be achieved.
In this embodiment, the signal line driving IC 511 is mounted on the flexible wiring substrate, and the flexible wiring substrate is electrically connected to the connection terminal of the array substrate 100. Furthermore, the signal switching circuit 170 is integrally formed on the array substrate 100 in the same process as that used in manufacturing the pixel transistor 110. Thus, deterioration of the video signal due to increased lengths of wirings can be prevented compared to the case where all of the circuits constituting the signal line driving circuit 300 are formed on the array substrate 100.
In this embodiment, the two output terminals are provided for one input terminal in each switch SW of the signal line switching circuit 170, and the video signal is outputted by switching the two output terminals. However, the way to output the video signal is not limited to this. For example, the number of the input terminals can be reduced to ¼ of the number of the signal lines. In this case, four output terminals are provided for one input terminal, and four signal lines in each signal line group is sequentially switched during one horizontal scanning period.
Finally, a detailed constitution of the TCP 500-N will be described supplementary. As shown in
The input signal wiring group 531 and the output signal wiring group 533 are disposed between the wiring groups 535 and 537 in which the wirings are distributed to the approximately equal numbers. The wiring groups 535 and 537 form a power source wiring and a control signal wiring leading to the scanning line driving circuits 150 respectively provided on both ends of the array substrate 100. As a matter of course, when the scanning driving circuit 150 is provided only on one end of the array substrate 100, the power source wiring and the control signal line may be provided for either the TCP 500-1 or TCP 500-4 which corresponds to this one end of the array substrate 100.
As described above, wiring members newly need not to be prepared and cost can be reduced by forming the power source wiring for the scanning line driving circuit 150, the wiring for the control signal, the power source wiring for the switch SW of the signal line switching circuit 170, the wiring for the switching signal S, and the power source wiring for the liquid crystal display device on the TCP 500-N along with the input signal wiring and output signal wiring of the signal line driving IC 511.
In a second embodiment, description will be made for a liquid crystal display device for preventing display unevenness due to potential variations of pixels. Since the basic constitution of the liquid crystal display device and a driving method thereof in this embodiment are the same as those of the first embodiment, duplicate explanations for them are omitted here. Moreover, the driving method described in the first embodiment is called a 2H2V-lines inversion method here.
First, potential variations of pixels will be described. The symbols in the equivalent circuit of the pixels shown in
The potential of the pixel undergoes the variation expressed by the following equations.
Vs=Cp1/Cload×dVsig.s (1)
Vn=Cp2/Cload×dVsig.n (2)
Vv=Cp3/Cload×dVpix (3)
Where dVsig.s is a potential variation of the signal line connected to the pixel, dVsig.n is a potential variation of the signal line connected to another pixel adjacent to the pixel in a horizontal scanning direction, dVpix is a potential variation of still another pixel adjacent to the pixel in a vertical scanning direction, and Cload is equal to Cp1+Cp2+2Cp3+Clc+Cs.
The potential of the pixel 1 shall be Vp1, and the potential of the pixel 5 adjacent to the pixel 1 in the vertical scanning direction shall be Vp5. The potential variation amount dVp1 of the pixel 1 and the potential variation amount dVp5 of the pixel 5 due to the coupling capacitance between the signal line and each pixel are expressed as follows based on FIG. 13.
dVp1=−½Vn−½Vs+Vv (4)
dVp5=½Vn−½Vs−Vv (5)
The difference dVp of the potential variation amount between the pixel 1 and the pixel 5 is expressed by the following equation.
dVp=dVp5−dVp1=Vn−2Vv=Cp2/Cload×dVsig.n−2×Cp3/Cload×dVpix (6)
If the value of dVp is large, the difference of the potentials between the pixel 1 and the pixel 5 is large, and display unevenness may be caused. Therefore, dVp=0 should be established.
In the embodiment, in order to allow the value of dVp to approximate zero, a technique to reduce the coupling capacitance Cp2 will be described. Since a basic constitution of the liquid crystal display device and a driving method of the liquid crystal display device in this embodiment are the same as those of the first embodiment, duplicated descriptions are omitted here.
As shown in
A shielding electrode 180 having an electrostatic shielding property is formed at a boundary portion between the pixel electrode 120 and the signal line X′. The shielding electrode 180 is formed by an extension of a part of the auxiliary capacitance line 140 along the signal line X′. With respect to the auxiliary capacitance line 140′, a shielding electrode 180′ is formed similarly.
In
In this liquid crystal display device, so called a shielding effect is caused and the coupling capacitance Cp2 is reduced by applying fixed potentials to the shielding electrodes 180 and 180′. Moreover, the fixed potentials of the shielding electrodes 180 and 180′ are regulated so that dVp becomes zero.
Therefore, according to this embodiment, shielding electrode 180 is provided between the pixel electrode 120 and the signal line X, whereby the coupling capacitance Cp2 can be reduced. Thus, the difference dVp of the potential variation amount between the pixels adjacent to each other in the vertical scanning direction can be reduced, and a good display quality can be obtained.
According to this embodiment, the fixed potential applied to the shielding electrode 180 is regulated so that dVp becomes zero, whereby the occurrence of display unevenness can be prevented.
In this embodiment, by providing an electrostatic capacitor between pixels adjacent to each other in a vertical scanning direction, the coupling capacitance Cp3 is increased and the value of the electrostatic capacitance is regulated so that the value of the difference dVp of the potential variation amount between the pixels adjacent to each other in the vertical scanning direction becomes zero. Since a basic constitution of the liquid crystal display device and a driving method thereof in this embodiment are the same as those of the first embodiment, duplicate descriptions are omitted.
As shown in
As described above, in this embodiment, providing the electrostatic capacitance between the pixel electrodes adjacent to each other in the vertical scanning direction increases the coupling capacitance Cp3. Thus, the difference dVp can be reduced, and occurrence of display unevenness can be prevented.
Furthermore, according to this embodiment, the value of the electrostatic capacitance is regulated so that the difference dVp of the potential variation amount between the pixels becomes zero, whereby the occurrence of display unevenness can be prevented.
In this embodiment, shielding electrodes 180 and 180′ are shown in
Number | Date | Country | Kind |
---|---|---|---|
2001-348968 | Nov 2001 | JP | national |
2002-156027 | May 2002 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
5748165 | Kubota et al. | May 1998 | A |
5946058 | Kamada et al. | Aug 1999 | A |
5953088 | Hanazawa et al. | Sep 1999 | A |
6243064 | Hirakata | Jun 2001 | B1 |
6344885 | Mori et al. | Feb 2002 | B1 |
6400427 | Hanazawa et al. | Jun 2002 | B1 |
6473077 | Takenaka et al. | Oct 2002 | B1 |
6538631 | Kwon | Mar 2003 | B1 |
6552706 | Ikeda et al. | Apr 2003 | B1 |
6750924 | Murade | Jun 2004 | B1 |
6781568 | Nishimura et al. | Aug 2004 | B1 |
20020044251 | Togashi et al. | Apr 2002 | A1 |
20030030615 | Maeda et al. | Feb 2003 | A1 |
20030193493 | Ozawa | Oct 2003 | A1 |
20040070581 | Hiraki et al. | Apr 2004 | A1 |
Number | Date | Country |
---|---|---|
63068821 | Mar 1988 | JP |
02026481 | Jan 1990 | JP |
03172085 | Jul 1991 | JP |
10032772 | Feb 1998 | JP |
10-104576 | Apr 1998 | JP |
1020010080830 | Aug 2001 | KR |
Number | Date | Country | |
---|---|---|---|
20030090450 A1 | May 2003 | US |