The present application claims priority from Japanese application JP2013-000704 filed on Jan. 7, 2013, the content of which is hereby incorporated by reference into this application.
1. Field of the Invention
The present invention relates to a liquid crystal display device, and more particularly, to a liquid crystal display device including a display portion divided into a plurality of regions that are driven at the same time.
2. Description of the Related Art
In recent years, higher resolution of a liquid crystal display device has caused a shortage of a writing time period (charging and discharging time period) for each pixel. In order to take measures against the shortage, there has been proposed a technology involving dividing a display portion into a plurality of regions (for example, two upper and lower regions), and driving the respective regions at the same time (screen division drive system, see, for example, Japanese Patent Application Laid-open No. 2006-343556).
In a liquid crystal display device of the screen division drive system, scanning signal lines of the respective regions can be selected at the same time, which enables increase in selection time period per single scanning signal line. With this, the shortage of the writing time period for each pixel can be solved.
However, the related art has a problem in that display in one of the two divided regions affects display in the other region, which degrades the display quality as the entire screen. This problem is described below with a specific example.
In the above-mentioned configuration, each of the first data signal line driving circuit and the second data signal line driving circuit inputs a reference voltage Vi for generating a voltage (gray-scale voltage) to be supplied to each of the data signal lines.
Now, a case where the above-mentioned liquid crystal display device displays an image illustrated in
As illustrated in
The present invention has been made in view of the above-mentioned problem, and has an object to prevent degrading of the display quality in a liquid crystal display device of a screen division drive system.
In order to solve the above-mentioned problem, according to one embodiment of the present invention, there is provided a liquid crystal display device, including: a liquid crystal panel including a display portion divided into a plurality of regions that are driven at the same time; data signal line driving circuits and data signal lines that are individually provided to the respective plurality of regions; a first analog power supply circuit that is connected to an external power supply, and outputs a first analog voltage to each of the data signal line driving circuits, the first analog voltage being generated based on a power supply voltage output from the external power supply; a second analog power supply circuit that is connected to the first analog power supply circuit, and outputs a second analog voltage for generating a reference voltage based on the first analog voltage output from the first analog power supply circuit; and a reference voltage generating circuit that is connected to the second analog power supply circuit, generates the reference voltage based on the second analog voltage output from the second analog power supply circuit, and outputs the generated reference voltage to the each of the data signal line driving circuits, in which the each of the data signal line driving circuits generates, based on the reference voltage, a gray-scale voltage to be supplied to each of the data signal lines.
In the liquid crystal display device according to one embodiment of the present invention, the first analog power supply circuit and the second analog power supply circuit may have different circuit configurations.
In the liquid crystal display device according to one embodiment of the present invention, the first analog power supply circuit may have a configuration of a switching regulator, and the second analog power supply circuit may have a configuration of a linear regulator.
In order to solve the above-mentioned problem, according to one embodiment of the present invention, there is provided a liquid crystal display device, including: a liquid crystal panel including a display portion divided into a plurality of regions that are driven at the same time; data signal line driving circuits and data signal lines that are individually provided to the respective plurality of regions; a first analog power supply circuit that is connected to an external power supply, and outputs a first analog voltage to each of the data signal line driving circuits, the first analog voltage being generated based on a power supply voltage output from the external power supply; a second analog power supply circuit that is connected to the external power supply, and outputs a second analog voltage for generating a reference voltage based on the power supply voltage output from the external power supply; and a reference voltage generating circuit that is connected to the second analog power supply circuit, generates the reference voltage based on the second analog voltage output from the second analog power supply circuit, and outputs the generated reference voltage to the each of the data signal line driving circuits, in which the each of the data signal line driving circuits generates, based on the reference voltage, a gray-scale voltage to be supplied to each of the data signal lines.
In the liquid crystal display device according to one embodiment of the present invention, the first analog power supply circuit and the second analog power supply circuit may each have the same circuit configuration.
In the liquid crystal display device according to one embodiment of the present invention, the first analog power supply circuit and the second analog power supply circuit may each have a configuration of one of a switching regulator and a linear regulator.
In order to solve the above-mentioned problem, according to one embodiment of the present invention, there is provided a liquid crystal display device, including: a liquid crystal panel including a display portion divided into a plurality of regions that are driven at the same time; a plurality of data signal line driving circuits and data signal lines that are individually provided to the respective plurality of regions, the plurality of data signal line driving circuits including a first data signal line driving circuit and a second data signal line driving circuit; a first analog power supply circuit that is connected to an external power supply, and outputs, to the first data signal line driving circuit, a first analog voltage generated based on a power supply voltage output from the external power supply; a second analog power supply circuit that is connected to the external power supply, and outputs a second analog voltage for generating a reference voltage based on the power supply voltage output from the external power supply; a third analog power supply circuit that is connected to the external power supply, and outputs, to the second data signal line driving circuit, a third analog voltage generated based on the power supply voltage output from the external power supply; and a reference voltage generating circuit that is connected to the second analog power supply circuit, generates the reference voltage based on the second analog voltage output from the second analog power supply circuit, and outputs the generated reference voltage to each of the first data signal line driving circuit and the second data signal line driving circuit, in which each of the first data signal line driving circuit and the second data signal line driving circuit generates, based on the reference voltage, a gray-scale voltage to be supplied to each of the data signal lines.
In the liquid crystal display device according to one embodiment of the present invention, the first analog power supply circuit, the second analog power supply circuit, and the third analog power supply circuit may each have the same circuit configuration.
In the liquid crystal display device according to one embodiment of the present invention, the first analog power supply circuit, the second analog power supply circuit, and the third analog power supply circuit may each have a configuration of one of a switching regulator and a linear regulator.
A first embodiment of the present invention is described below with reference to the drawings.
In the first region 1a of the liquid crystal panel 1, a plurality of first data signal lines SLa connected to the first data signal line driving circuit 2a and a plurality of first scanning signal lines GLa connected to the first scanning signal line driving circuit 3a are provided, and a transistor (TFT) is provided at each intersecting portion between the first data signal line SLa and the first scanning signal line GLa. In the second region 1b of the liquid crystal panel 1, a plurality of second data signal lines SLb connected to the second data signal line driving circuit 2b and a plurality of second scanning signal lines GLb connected to the second scanning signal line driving circuit 3b are provided, and a transistor (TFT) is provided at each intersecting portion between the second data signal line SLb and the second scanning signal line GLb. The first data signal line SLa and the second data signal line SLb are independent from each other and are driven individually.
In the liquid crystal panel 1, a plurality of pixels P are arranged in matrix (row direction and column direction) so as to correspond to the respective intersecting portions. Note that, although not illustrated, the liquid crystal panel 1 includes a TFT substrate, a counter substrate, a liquid crystal layer sandwiched between both the substrates, a pixel electrode provided to the TFT substrate, and a counter electrode provided to the counter substrate. A known configuration may be applied to the liquid crystal panel 1.
The first data signal line driving circuit 2a and the first scanning signal line driving circuit 3a drive the first data signal lines SLa and the first scanning signal lines GLa in the first region 1a, respectively. The second data signal line driving circuit 2b and the second scanning signal line driving circuit 3b drive the second data signal lines SLb and the second scanning signal lines GLb in the second region 1b, respectively. The timing control circuit 4 and the reference voltage generating circuit 7 are provided in common to the first region 1a and the second region 1b.
The first analog power supply circuit 5 has an input portion connected to an external power supply, and an output portion connected to each of the second analog power supply circuit 6, the first data signal line driving circuit 2a, and the second data signal line driving circuit 2b. The first analog power supply circuit 5 converts (boosts or bucks) a power supply voltage input from the external power supply to generate an analog power supply voltage (first AVDD). The first analog power supply circuit 5 outputs (supplies) the generated first AVDD to each of the second analog power supply circuit 6, the first data signal line driving circuit 2a, and the second data signal line driving circuit 2b. The specific configuration of the first analog power supply circuit 5 is described later.
The second analog power supply circuit 6 has an input portion connected to the output portion of the first analog power supply circuit 5, and an output portion connected to an input portion of the reference voltage generating circuit 7. The second analog power supply circuit 6 converts the first AVDD input from the first analog power supply circuit 5 into a predetermined analog power supply voltage (second AVDD). The second analog power supply circuit 6 outputs (supplies) the second AVDD obtained through conversion to the reference voltage generating circuit 7. The specific configuration of the second analog power supply circuit 6 is described later.
The input portion of the reference voltage generating circuit 7 is connected to the output portion of the second analog power supply circuit 6, and an output portion thereof is connected to each of the first data signal line driving circuit 2a and the second data signal line driving circuit 2b. The reference voltage generating circuit 7 generates the reference voltage Vi based on the second AVDD input from the second analog power supply circuit 6. The reference voltage generating circuit 7 outputs (supplies) the generated reference voltage Vi to each of the first data signal line driving circuit 2a and the second data signal line driving circuit 2b. A known configuration (for example, the configuration illustrated in
The timing control circuit 4 outputs, based on input data (such as a synchronization signal and a video signal) input from the outside, a control signal for controlling a drive timing of each of the first data signal line driving circuit 2a, the first scanning signal line driving circuit 3a, the second data signal line driving circuit 2b, and the second scanning signal line driving circuit 3b, image data of an image to be displayed in the first region 1a, and image data of an image to be displayed in the second region 1b.
The first data signal line driving circuit 2a outputs, based on the control signal and the image data input from the timing control circuit 4 and the reference voltage Vi input from the reference voltage generating circuit 7, a gray-scale voltage to each of the first data signal lines SLa.
The second data signal line driving circuit 2b outputs, based on the control signal and the image data input from the timing control circuit 4 and the reference voltage Vi input from the reference voltage generating circuit 7, a gray-scale voltage to each of the second data signal lines SLb.
The first scanning signal line driving circuit 3a and the second scanning signal line driving circuit 3b output, based on the control signals input from the timing control circuit 4, scanning signals to the scanning signal lines GLa and GLb, respectively. Further, the first scanning signal line driving circuit 3a and the second scanning signal line driving circuit 3b simultaneously scan the scanning signal lines GLa in the first region 1a and the scanning signal lines GLb in the second region 1b.
In the liquid crystal panel 1, when a transistor connected to a scanning signal line is turned on by a scanning signal, a gray-scale voltage is applied from a data signal line to a pixel electrode of a pixel connected to the transistor. With this, an image corresponding to the gray-scale is displayed on the liquid crystal panel 1. Further, the liquid crystal display device 10 has a configuration (screen division drive system) in which the scanning signal lines (GLa and GLb) in the first region 1a and the second region 1b are selected at the same time to drive the first region 1a and the second region 1b at the same time. A known method may be applied to the driving method in the screen division drive system.
In the image of
In the liquid crystal display device 10, the fluctuated first AVDD is input to the second analog power supply circuit 6. The second analog power supply circuit 6 converts an input voltage into a predetermined voltage, and hence even when the input voltage includes a ripple, the ripple is removed and the predetermined voltage is output. Therefore, the first AVDD including a ripple is converted into a ripple-free second AVDD by the second analog power supply circuit 6. The ripple-free second AVDD is input to the reference voltage generating circuit 7, and hence a fluctuation-free reference voltage Vi is generated (see
As described above, with the configuration of the liquid crystal display device 10, fluctuation (ripple) in the power supply voltage (second AVDD) to be input to the reference voltage generating circuit 7 can be suppressed. In this manner, a desired gray-scale voltage can be supplied to each data signal line, and degrading of display quality can be prevented.
A second embodiment of the present invention is described below with reference to the drawings. Note that, for convenience of the description, a member having the same function as that of the member described in the first embodiment is denoted by the same reference numeral (and symbol) and the description thereof is omitted. Further, the terms defined in the first embodiment are used in accordance with their definitions also in this embodiment unless otherwise specified.
The operation of the liquid crystal display device 20 is the same as the operation of the liquid crystal display device 10 according to the first embodiment (see
In the configuration of the liquid crystal display device 20, the input voltage input to the second analog power supply circuit 6 is the power supply voltage input from the external power supply, which is not affected by the potential variation of image data. Therefore, a ripple-free second AVDD is output from the second analog power supply circuit 6. The ripple-free second AVDD is input to the reference voltage generating circuit 7, and hence a fluctuation-free reference voltage Vi is generated (see
A third embodiment of the present invention is described below with reference to the drawings. Note that, for convenience of the description, a member having the same function as that of the member described in the first embodiment is denoted by the same reference numeral (and symbol) and the description thereof is omitted. Further, the terms defined in the first and second embodiments are used in accordance with their definitions also in this embodiment unless otherwise specified.
Each of the first analog power supply circuit 5, the second analog power supply circuit 6, and the third analog power supply circuit 8 is formed as a switching regulator (see
The first analog power supply circuit 5 outputs, to the first data signal line driving circuit 2a, a power supply voltage (first AVDD) generated based on the power supply voltage input from the external power supply. The second analog power supply circuit 6 outputs, to the reference voltage generating circuit 7, a power supply voltage (second AVDD) generated based on the power supply voltage input from the external power supply. The third analog power supply circuit 8 outputs, to the second data signal line driving circuit 2b, a power supply voltage (third AVDD) generated based on the power supply voltage input from the external power supply.
With the above-mentioned configuration, it is also possible to suppress fluctuation (ripple) in the power supply voltage (third AVDD) to be input to the second data signal line driving circuit 2b. Therefore, as compared to the first and second embodiments, degrading of the display quality of the liquid crystal panel 1 can be further prevented.
According to the liquid crystal display device of each of the embodiments described above, fluctuation (ripple) of the power supply voltage to be input to the reference voltage generating circuit can be suppressed. Therefore, a desired gray-scale voltage can be supplied to each data signal line, and degrading of the display quality can be prevented.
While there have been described what are at present considered to be certain embodiments of the invention, it will be understood that various modifications may be made thereto, and it is intended that the appended claims coverall such modifications as fall within the true spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2013-000704 | Jan 2013 | JP | national |