This application claims priority from Japanese Patent Application No. 2008-274548, the content of which is incorporated herein by reference in its entirety.
1. Field of the Invention
This invention relates to an LCD (Liquid Crystal Display) drive circuit that outputs segment signals and common signals to turn LCD segments on or off.
2. Description of the Related Art
In general, a segment type LCD (liquid crystal display) panel displays images by applying common signals and segment signals to common electrodes and segment electrodes, respectively. Each of the common signals repeats a certain waveform pattern. On the other hand, each of the segment signals has an arbitrary waveform pattern that corresponds to display data. Displaying the image is controlled by turning on/off of liquid crystal interposed between the common electrode and the segment electrode in response to electric field generated between the common electrode and the segment electrode corresponding to the common signal and the segment signal.
In the case of the segment signal SEGj shown in
It should be noted that the common signals COM1-COM4 and the segment signal SEGj are alternating signals. That is, VLCD and VSS are outputted alternately in the turned-on duration, while the two intermediate electric potentials are outputted alternately in the turned-off duration. It is because burn-in is caused in the liquid crystal LC, if a direct current bias is applied to the liquid crystal LC for a long time.
A first bias resistor VR1, a second resistor VR2 and a third bias resistor VR3 are connected in series between the high electric potential VLCD and the low electric potential VSS so as to generate the first intermediate electric potential VLCD1 (=2/3 VLCD) and the second intermediate electric potential VLCD2 (=1/3 VLCD). The high electric potential VLCD, the low electric potential VSS, the first intermediate electric potential VLCD1 and the second intermediate electric potential VLCD2 are inputted to a common signal output circuit 10 and a segment signal output circuit 11. The common signal output circuit 10 outputs the common signal COMi, while the segment signal output circuit 11 outputs the segment signal SEGj. The common signal COMi and the segment signal SEGj are applied to the LCD panel 12 as shown in
In some cases, however, there appears a whisker-like pulse noise and there is caused a display failure when the common signal COMi or the segment signal SEGj varies, because the common electrode to which the common signal COMi is applied and the segment electrode to which the segment signal SEGj is applied are connected by capacitive coupling through the liquid crystal LC.
Thus, it is conceived that an external capacitor C1 is connected to a connecting node between the first bias resistor VR1 and the second bias resistor VR2 and another external capacitor C2 is connected to a connecting node between the second bias resistor VR2 and the third bias resistor VR3 as shown in
Principal features of an LCD drive circuit of this invention are as follows.
This invention provides an LCD drive circuit that operates in a 1/n (n is an integer equal to or larger than two.) bias driving mode to make a display on an LCD panel by outputting common signals to common electrodes of the LCD panel and outputting segment signals to segment electrodes of the LCD panel. The LCD drive circuit includes n bias resistors that are connected in series between a high electric potential and a low electric potential and generate (n−1) intermediate electric potentials between the high electric potential and the low electric potential, a common signal output circuit that outputs the common signals made of the high electric potential, the low electric potential and at least one of the (n−1) intermediate electric potentials, and a segment signal output circuit that outputs the segment signals made of the high electric potential, the low electric potential and at least one of the (n−1) intermediate electric potentials, wherein the common signal output circuit varies the common signals in a staircase waveform staying for a period at at least one of the (n−1) intermediate electric potentials when the common signals make a transition between the high electric potential and the low electric potential, and the segment signal output circuit varies the segment signals in a staircase waveform staying for a period at at least one of the (n−1) intermediate electric potentials when the segment signals make a transition between the high electric potential and the low electric potential.
This invention also provides another LCD drive circuit that operates in a 1/n (n is an integer equal to or larger than two.) bias driving mode to make a display on an LCD panel by outputting common signals to common electrodes of the LCD panel and outputting segment signals to segment electrodes of the LCD panel. The LCD drive circuit includes n bias resistors that are connected in series between a high electric potential and a low electric potential and generate (n−1) intermediate electric potentials between the high electric potential and the low electric potential, n boost resistors that are connected between the high electric potential and the low electric potential and generate the (n−1) intermediate electric potentials between the high electric potential and the low electric potential, a common signal output circuit that outputs the common signals made of the high electric potential, the low electric potential and at least one of the (n−1) intermediate electric potentials, a segment signal output circuit that outputs the segment signals made of the high electric potential, the low electric potential and at least one of the (n−1) intermediate electric potentials, and a switching circuit that outputs at least one of the (n−1) intermediate electric potentials generated by the n boost resistors to the common signal output circuit and the segment signal output circuit when the common signal or the segment signal varies.
Before describing an LCD drive circuit according to an embodiment of this invention, cases in which the pulse noises are apt to be caused in the LCD panel 12 are studied, taking the 1/3 bias driving mode as an example. For example, there is considered a case in which the common signals COM1 and COM2 and the segment signal SEG1 as shown in
The common signal COM2 varies from the second intermediate electric potential VLCD2 to the first intermediate electric potential VLCD1 during the period TA. Since the segment signal SEG1 rises from the low electric potential VSS to the high electric potential VLCD at the same time, a pulse noise is caused in the common signal COM2. This is because the common electrode to which the common signal COM2 is applied and the segment electrode to which the segment signal SEG1 is applied are connected by capacitive coupling as described above. Similarly, a pulse noise is caused in the segment signal SEG1 when the common signal COM2 falls from the high electric potential VLCD to the low electric potential VSS.
To summarize the cases described above, the pulse noise leading to the display failure opt to be caused when one of the common signal COMi and the segment signal SEGj varies by the maximum amplitude between the high electric potential VLCD and the low electric potential VSS while the other is at the first intermediate electric potential VLCD1 or at the second intermediate electric potential VLCD2. This is because the first intermediate electric potential VLCD1 and the second intermediate electric potential VLCD2 are generated by dividing the power supply electric potential with the first bias resistor VR1, the second bias resistor VR2 and the third bias resistor VR3, and thus the intermediate electric potentials VLCD1 and VLCD2 are less stable compared with the high electric potential VLCD or the low electric potential VSS.
Based on the studies described above, the LCD drive circuit according to the embodiment of this invention will be explained.
Then the first intermediate electric potential VLCD1 is generated at a connecting node between the first bias resistor VR1 and the second bias resistor VR2, while the second intermediate electric potential VLCD2 is generated at a connecting node between the second bias resistor VR2 and the third bias resistor VR3.
Also, a first boost resistor BR1, a second boost resistor BR2 and a third boost resistor BR3 are connected in series between the wiring to feed the high electric potential VLCD and the wiring to feed the low electric potential VSS. Resistances of the first boost resistor BR1, the second boost resistor BR2 and the third boost resistor BR3 are equal to each other. One end of a first switch SW1 is connected to the connecting node between the first bias resistor VR1 and the second bias resistor VR2 while another end of the first switch SW 1 is connected to a connecting node between the first boost resistor BR1 and the second boost resistor BR2.
Also, one end of a second switch SW2 is connected to the connecting node between the second bias resistor VR2 and the third bias resistor VR3 while another end of the second switch SW2 is connected to a connecting node between the second boost resistor BR2 and the third boost resistor BR3. When the first switch SW1 is switched on, corresponding two connecting nodes are short-circuited. When the second switch SW2 is switched on, corresponding two connecting nodes are short-circuited. As a result, the first intermediate electric potential VLCD1 and the second intermediate electric potential VLCD2 are provided through low impedance.
Since the first boost resistor BR1, the second boost resistor BR2 and the third boost resistor BR3 are provided in order to output the first intermediate electric potential VLCD1 and the second intermediate electric potential VLCD2 through low impedance as described above, it is preferable that they have lower resistance than the first bias resistor VR1, the second bias resistor VR2 and the third bias resistor VR3. For example, the resistance of the first boost resistor BR1, the second boost resistor BR2 and the third boost resistor BR3 is 3 KΩ, while the resistance of the first bias resistor VR1, the second bias resistor VR2 and the third bias resistor VR3 is 30 KΩ.
The high electric potential VLCD, the low electric potential VSS, the first intermediate electric potential VLCD1 and the second intermediate electric potential VLCD2 are inputted to a common signal output circuit 30 and a segment signal output circuit 40. The common signal output circuit 30 outputs the common signal COMi made of the four electric potentials VLCD, VSS, VLCD1 and VLCD2, while the segment signal output circuit 40 outputs the segment signal SEGj made of the four electric potentials VLCD, VSS, VLCD1 and VLCD2. The common signal COMi and the segment signal SEGj are applied to the LCD panel 12 as shown in
The LCD drive circuit has two principal features as shown in
In general, the common signal COMi has both a period during which it varies from the high electric potential VLCD to the low electric potential VSS (VLCD→VSS) and a subsequent period during which it alternates between the first intermediate electric potential VLCD1 and the second intermediate electric potential VLCD2 (VLCD2→VLCD1→VLCD2→ . . . ). The liquid crystal LC is turned on during the former period by varying the segment signal SEGj from the low electric potential VSS to the high electric potential VLCD. The liquid crystal LC is turned off during the latter period. The first feature is that the common signal COMi is varied in a staircase waveform with an increment of 1/3 VLCD in the former period.
The same applies to the segment signal SEGj. That is, the segment signal SEGj is varied in a staircase waveform with an increment of 1/3 VLCD in such a way that the high electric potential VLCD→the first intermediate electric potential VLCD1→the second intermediate electric potential VLCD2→the low electric potential VSS, when the segment signal SEGj varies by the maximum amplitude, in other words, when the segment signal SEGj makes a transition from the high electric potential VLCD to the low electric potential VSS. The segment signal SEGj has a period during which it reversely varies from the low electric potential VSS to the high electric potential VLCD. At that time, the segment signal SEGj is varied in such a way that the low electric potential VSS→the second intermediate electric potential VLCD2→the first intermediate electric potential VLCD1→the high electric potential VLCD.
A peak value of the pulse noise due to the capacitive coupling mentioned above can be reduced to one third of that in the prior art by making the amplitude of the common signal COMi and the segment signal SEFj one third of the maximum amplitude as described above.
The 1/4 bias driving mode LCD drive circuit is structured as shown in
That is, when the common signal COMi varies from VSS to VLCD, the common signal COMi is varied in a staircase waveform in such a way that VSS→VLCD3→VLCD1→VLCD. At that time, the segment signal SEGj is varied from VLCD to VSS via the intermediate electric potential VLCD2 in such a way that VLCD→VLCD2→VSS. After that, there comes a period during which the liquid crystal LC is turned off. The common signal COMi alternates between VLCD1 and VLCD3 while the segment signal is fixed at VLCD2 during the period. That is, COMi repeats inversions centered around the electric potential of SEGj.
Although
According to experiments conducted by the inventors, it is preferable that T2=T1/(20−200), that is, T2 is in a range between 1/20-1/200 of T1 (T2 is equal to or smaller than 1/20 of T1 and equal to or larger than 1/200 of T1), where T1 is a duration of a period during which one of the common signal COMi and the segment signal SEGj is at the high electric potential VLCD and the other is at the low electric potential VSS (a display period during which the liquid crystal LC is turned on) and T2 is a duration of a period during which the common signal COMi or the segment signal SEGj stays at the first intermediate electric potential VLCD1 or at the second intermediate electric potential VLCD2 when the common signal COMi and the segment signal SEGi are varied in the staircase waveform as shown in
T2 is about 30 microseconds, for example. It is because the effect of suppressing the peak value of the pulse noise is reduced if T2 is too short, and because a current dissipation is increased and a turn-on period of the liquid crystal becomes so short as to cause a display failure if T2 is too long. The correlation between T1 and T2 is similar in the case shown in
The second feature is that the common signal COMi and the segment signal SEGj are temporarily outputted with low impedance when the electric potentials of the common signal COMi and the segment signal SEGj vary. That is, there are provided low impedance periods in
Or, the switches SWA, SWB and SWC are turned on in the 1/4 bias driving mode LCD drive circuit shown in
As a result, the common signal COMi and the segment signal SEGj can be generated from their sources of the resistors with low impedance, and output impedances of the common signal output circuit 30 and the segment signal output circuit 40 that output the signals are also reduced.
The effects of the first and second features in suppressing the pulse noise will be explained referring to
The effect of the second feature: When the common signal COMi and the segment signal SEGj are outputted with low impedance, a width of the pulse noise is reduced, although the peak value remains the same. With both effects of the first and second features, both the peak value and the width of the pulse noise are suppressed as shown in
When either of the first and second features is implemented, the LCD drive circuit according to the embodiment of this invention provides the effect corresponding to the feature implemented. And it provides both the effect of suppressing the peak value of the pulse noise and the effect of suppressing the width of the pulse noise when both the first and second features are implemented.
Next, concrete structures and operations of the LCD drive circuit will be described.
The first switch SW1 and the second switch SW2 are made of analog switches in the resistor circuit to generate the first intermediate electric potential VLCD1 and the second intermediate electric potential VLCD2, as shown in
An NMOS transistor (N channel type MOS transistor) MN3 is connected in series to the first, second and third boost resistors BR1, BR2 and BR3. A clock CK12 is applied to a gate of the NMOS transistor MN3 that is turned on when the clock CK12 is at the H level. It is to prevent an unnecessary current from flowing when the first, second and third boost resistors BR1, BR2 and BR3 are not in use so that the power consumption is reduced.
Next, a structure of the common signal output circuit 30 is described. The circuit is made of three blocks. The first block selectively outputs one of the four electric potentials that are the high electric potential VLCD, the first intermediate electric potential VLCD1, the second intermediate electric potential VLCD2 and the low electric potential VSS. The first block is used to vary the common signal COMi in the staircase waveform when the common signal COMi varies by the maximum amplitude that is VLCD.
The first block has a PMOS transistor (P channel type MOS transistor) MP 1 and an NMOS transistor MN1 connected in series to MP1. The high electric potential VLCD is applied to a source of the PMOS transistor MP1, while a clock CK4 is applied to its gate. The low electric potential VSS is applied to a source of the NMOS transistor MN1, while a clock CK7 is applied to its gate.
When the clock CK4 is at an L level (low electric potential VSS), the PMOS transistor MP1 is turned on to output the high electric potential VLCD. When the clock CK7 is at the H level (high electric potential VLCD), the NMOS transistor MN1 is turned on to output the low electric potential VSS.
Two analog switches AS1 and AS2 are connected to a connecting node between the PMOS transistor MP1 and the NMOS transistor MN1. The analog switch AS1 is controlled by a clock CK5 to turn on or off, and outputs the first intermediate electric potential VLCD1 to the connecting node when the clock CK5 is at the H level. The analog switch AS2 is controlled by a clock CK6 to turn on or off, and outputs the second intermediate electric potential VLCD2 to the connecting node when the clock CK6 is at the H level.
The second block is composed of two analog switches AS3 and AS4 that are controlled to turn on complementarily to each other in response to a clock CK1. The second block is in operation in a non-display period during which the first intermediate electric potential VLCD1 and the second intermediate electric potential VLCD2 are outputted alternately. The analog switch AS3 controls outputting of the first intermediate electric potential VLCD1 while the analog switch AS4 controls outputting of the second intermediate electric potential VLCD2.
The third block is composed of two analog switches AS5 and AS6 that are controlled to turn on complementarily to each other in response to a clock CK2. An output signal VLCD03CM from the first block is inputted to the analog switch AS5, while an output signal VLCD12CM from the second block is inputted to the analog switch AS6.
That is, the analog switch AS5 is turned on to output the output signal VLCD03CM from the first block as the common signal COMi when the clock CK2 is at the H level (high electric potential VLCD), and the analog switch AS6 is turned on to output the output signal VLCD12CM from the second block as the common signal COMi when the clock CK2 is at the L level (low electric potential VSS).
The segment signal output circuit 40 has a circuit structure similar to that of the common signal output circuit 30. That is, the segment signal output circuit 40 is made of three blocks. The first block selectively outputs one of the four electric potentials that are the high electric potential VLCD, the first intermediate electric potential VLCD1, the second intermediate electric potential VLCD2 and the low electric potential VSS. The first block is used to vary the segment signal SEGj in the staircase waveform when the segment signal SEGj varies by the maximum amplitude that is VLCD.
The first block has a PMOS transistor MP2 and an NMOS transistor MN2 connected in series to MP2. The high electric potential VLCD is applied to a source of the PMOS transistor MP2, while a clock CK8 is applied to its gate. The low electric potential VSS is applied to a source of the NMOS transistor MN2, while a clock CK11 is applied to its gate. When the clock CK8 is at the L level (low electric potential VSS), the PMOS transistor MP2 is turned on to output the high electric potential VLCD. When the clock CK11 is at the H level (high electric potential VLCD), the NMOS transistor MN2 is turned on to output the low electric potential VSS.
Two analog switches AS7 and AS8 are connected to a connecting node between the PMOS transistor MP2 and the NMOS transistor MN2. The analog switch AS7 is controlled by a clock CK9 to turn on or off, and outputs the first intermediate electric potential VLCD1 to the connecting node when the clock CK9 is at the H level. The analog switch AS8 is controlled by a clock CK10 to turn on or off, and outputs the second intermediate electric potential VLCD2 to the connecting node when the clock CK10 is at the H level.
The second block is composed of two analog switches AS9 and AS10 that are controlled to turn on complementarily to each other in response to the clock CK1. The analog switch AS9 controls outputting of the first intermediate electric potential VLCD1 while the analog switch AS10 controls outputting of the second intermediate electric potential VLCD2.
The third block is composed of two analog switches AS11 and AS 12 that are controlled to turn on complementarily to each other in response to a clock CK3. An output signal VLCD03SG from the first block is inputted to the analog switch AS11, while an output signal VLCD12SG from the second block is inputted to the analog switch AS12.
That is, the analog switch AS11 is turned on to output the output signal VLCD03SG from the first block as the segment signal SEGj when the clock CK3 is at the H level, and the analog switch AS12 is turned on to output the output signal VLCD12SG from the second block as the segment signal SEGj when the clock CK3 is at the L level.
A period during which the common signal COMi is at the high electric potential VLCD and the segment signal SEGj is at the low electric potential VSS is a period during which the liquid crystal LC is turned on (that is, a period during which the display is performed), as shown in
The reason to raise the clock CK12 to the H level before the clock CK13 is raised to the H level to turn the switches SW1 and SW2 on as shown in
The 1/4 bias driving mode LCD drive circuit shown in
Needless to say, this invention is not limited to the embodiment described above and may be modified within the scope of the invention. For example, although the first intermediate electric potential VLCD1 is set to 2/3 VLCD and the second intermediate electric potential is set to 1/3 VLCD in the embodiment, they are not limited to the above and may be set to other electric potentials as long as they turn off the liquid crystal LC. In this case, ratios among the resistances of the first bias resistor VR1, the second bias resistor VR2, the third bias resistor VR3, the first boost resistor BR1, the second boost resistor BR2 and the third boost resistor BR3 are modified accordingly.
With the LCD drive circuit according to the embodiment of this invention, the pulse noise in the LCD panel can be suppressed to prevent the display failure without increasing the mounting area.
Number | Date | Country | Kind |
---|---|---|---|
2008-274548 | Oct 2008 | JP | national |