1. Technical Field
The present disclosure relates to displays, and more particularly to a liquid crystal display (LCD) panel.
2. Description of Related Art
LCD panels are widely used in electronic devices. Referring to
Each of the plurality of pixel units 130 includes a thin film transistor (TFT) 131 and a capacitor 132. Two ends of the capacitor 132 of each of the plurality of pixel units 130 represent a pixel electrode 133 and a common electrode 134 respectively. The pixel electrodes 133 of the plurality of pixel units 130 are connected to drains of the TFTs 131 correspondingly. The common voltage generating circuit 160 provides the common electrodes 134 of the plurality of pixel units 130 with a common voltage. Sources of the TFTs 131 of each column of the plurality of pixel units 130 are connected to a corresponding data line 120. Gates of the TFTs 131 of each row of the pixel units 130 are connected to a corresponding scanning line 110.
In normal operation, the LCD panel 10 displays a frame as follows. The scanning driving circuit 140 turns on the TFTs 131 of the first row of the plurality of pixel units 130. The data driving circuit 150 provides data voltage to the pixel electrodes 133 of the capacitors 132 of the first row of the plurality of pixel units 130 correspondingly. TFTs 131 of the first row of the plurality of pixel units 130 are turned off and TFTs 131 of the second row of the plurality of pixel units 130 are turned on by the scanning driving circuit 140. The data driving circuit 150 provides the data voltage to the pixel electrodes 133 of the capacitors 132 of the second row of the plurality of pixel units 130 correspondingly. The data voltage is supplied to the other rows of the plurality of pixel units 130 in the same way. A frame can thus be displayed on the LCD panel 10.
It is known in the art that polarity of the voltage between the pixel electrode 133 and the common electrode 134 should be changed periodically to protect the LCD panel 10 from damage. A plurality of methods are used to achieve this polarity inversion, including row inversion, column inversion, frame inversion, and dot inversion. In frame inversion, undesirable flicker of the LCD panel 10 may be caused. In row and column inversion, the flicker of the LCD panel 10 is avoided, however, undesirable bright lines can occur. In dot inversion, high image quality may be obtained but considerable power consumption is required.
Referring to
Referring to
Each of the plurality of pixel units 23 includes a TFT 231 and a capacitor 232. The TFT 231 includes a gate 2311, a source 2312, and a drain 2313. The capacitor 232 includes a pixel electrode 2321 and a common electrode 2322. The pixel electrode 2321 and the common electrode 2322 may be arranged on two opposite sides of a liquid crystal layer, not shown in this illustrated embodiment. The pixel electrode 2321 is connected to the drain 2313 of the TFT 231 in each pixel unit 23.
The X−1 rows of the plurality of pixel units 23 are numbered in sequence as 4m, 4m+1, 4m+2, X−1, and the X scanning lines 21 are numbered in sequence as 4m, 4m+1, 4m+2, . . . , X, where m is an integer equal to or greater than 0. In the number 4m row of the plurality of pixel units 23, the gates 2311 of the TFTs 231 of the pixel units 23, arranged in odd columns, are connected to the number 4m scanning line 21, and the gates 2311 of the TFTs 231 of the pixel units 23, arranged in even columns, are connected to the number 4m+1 scanning line 21.
In the number 4m+1 row of the plurality of pixel units 23, the gates 2311 of the TFTs 231 of the pixel units 23 arranged in odd columns are connected to the number 4m+1 scanning line 21, and the gates 2311 of the TFTs 231 of the pixel units 23 arranged in even columns are connected to the number 4m+2 scanning line 21.
In the number 4m+2 row of the plurality of pixel units 23, the gates 2311 of the TFTs 231 of the pixel units 23 arranged in odd columns are connected to the number 4m+3 scanning line 21, and the gates 2311 of the TFTs 231 of the pixel units 23 arranged in even columns are connected to the number 4m+2 scanning line 21.
In the number 4m+3 row of the plurality of pixel units 23, the gates 2311 of the TFTs 231 of the pixel units 23 arranged in odd columns are connected to the number 4m+4 scanning line 21, and the gates 2311 of the TFTs 231 of the pixel units 23 arranged in even columns are connected to the number 4m+3 scanning line 21.
In the number 4m+4 row of the plurality of pixel units 23, the gates 2311 of the TFTs 231 of the pixel units 23 arranged in odd columns are connected to the number 4m+4 scanning line 21, and the gates 2311 of the TFTs 231 of the pixel units 23 arranged in even columns are connected to the number 4m+5 scanning line 21.
In this embodiment, the Y−1 columns of the plurality of pixel units 23 and the Y data lines 22 are numbered by N. In the numbers 4m, 4m+1 and 4m+4 rows of the plurality of pixel units 23, the sources 2312 of the TFTs 231 of the pixel units 23 arranged in number N column are connected to the number N data line 22. In the numbers 4m+2 and 4m+3 rows of the plurality of pixel units 23, the sources 2312 of the TFTs 231 of the pixel units 23 arranged in number N column are connected to the number N+1 data line 22.
The data driving circuit 25 generates data voltage to the pixel electrodes 2321 of the capacitors 232 via the corresponding data lines 22, respectively, when the corresponding TFTs are turned on. The data voltage may be at a TTL (transistor-transistor logic) high level, such as a logical 1, or a TTL low level, such as a logical 0. The common electrodes 2322 of all of the TFTs 231 are connected to the common voltage generating circuit 26. The common voltage generating circuit 26 generates at least two different voltages. The at least two different voltages include a first voltage and a second voltage. The first voltage is equal to a maximum data voltage which is at the TTL high level, and the second voltage is equal to a minimum data voltage which is at the TTL low level. The data voltage and the common voltage are used to determine polarity of the voltage between the pixel electrode 2321 and the common electrode 2322.
Referring to
“Vcom” denotes the common voltages generated by the common voltage generating circuit 26. The common voltage generating circuit 26 generates the first and second voltages respectively when two adjacent scanning lines 22 receive the high level voltage one after the other. For example, when the number 4m+2 scanning line 22 receives the high level voltage, the common voltage generating circuit 26 generates one of the first and second voltages, when the number 4m+1 or 4m+3 scanning line 22 receives the high level voltage, the common voltage generating circuit 26 generates the other of the first and second voltages.
The common voltage generating circuit 26 generates the first and second voltages respectively when the same scanning lines 22 of two adjacent frames displayed by the LCD panel 10 receive the high level voltage. For example, when the number 4m+2 scanning line 22 of a first frame receives the high level voltage, the common voltage generating circuit 26 generates one of the first and second voltages, when the number 4m+2 scanning line 22 of a second frame subsequent to the first frame receives the high level voltage, the common voltage generating circuit 26 generates the other of the first and second voltages.
Referring to
In a second embodiment, the LCD panel 10 can include only one first repeating area R1 or one second repeating area R2 while conventional structures are also used in other areas of the LCD panel 10. In a third embodiment, the LCD panel 10 may include the first display area A and a second display area in which conventional structures are used.
The LCD panel 10 may have high image quality because two adjacent pixel units 23 in the same column function as a pixel dot to perform the polarity inversion. The power consumption of the LCD panel 10 is lower than that in the 1+2 line inversion because common voltages with at least two different voltages are provided to the common electrodes 2322 of the capacitor 232.
The foregoing description of the exemplary embodiments of the disclosure has been presented only for the purposes of illustration and description and is not intended to be exhaustive or to limit the disclosure to the precise forms disclosed. Many modifications and variations are possible in light of the above everything. The embodiments were chosen and described in order to explain the principles of the disclosure and their practical application so as to enable others of ordinary skill in the art to utilize the disclosure and various embodiments and with various modifications as are suited to the particular use contemplated. Alternative embodiments will become apparent to those of ordinary skills in the art to which the present disclosure pertains without departing from its spirit and scope. Accordingly, the scope of the present disclosure is defined by the appended claims rather than the foregoing description and the exemplary embodiments described therein.
Number | Date | Country | Kind |
---|---|---|---|
200810216917.X | Oct 2008 | CN | national |