Claims
- 1. A liquid crystal display system driven by RMS voltage, comprising:
- a liquid crystal display panel in which a scanning electrode group and a data electrode group, each including multiple electrodes, are positioned facing each other with a gap, liquid crystal is sandwiched between the electrodes and pixels are formed at the positions where the scanning electrode and the data electrodes cross each other, and an electrostatic capacity of the liquid crystal display panel differs depending on whether the liquid crystal is in an ON state or an OFF state;
- a scanning electrode drive device directly connected to the scanning electrode group for outputting a pulse wave scanning waveform;
- a data electrode drive device directly connected to the data electrode group for outputting a data waveform;
- a voltage level control means in which the scanning waveform takes any of the select voltage level Vss, the non-select voltage level Vsn or the intermediate voltage level Vsm, which is a voltage level between select voltage level Vss and non-select voltage level Vsn, and which carries out at least one of switching from select voltage level Vss to non-select voltage level Vsn or switching from non-select voltage level Vsn to select voltage level Vss of the scanning waveform, stepping, using a series of at least three steps, through intermediate voltage level Vsm.
- 2. A liquid crystal display system driven by RMS voltage of claim 1 wherein the liquid crystal display system further comprises a control means in which the data waveform takes any of the select voltage level Vds, the non-select voltage level Vdn or the intermediate voltage level Vdm, which is a voltage level between the select voltage level Vds and the non-select voltage level Vdn, and which sets the data waveform at the intermediate voltage level Vdm, every scanning period, which is the output period for the minimum unit display information which determines the liquid crystal display state, for a predetermined period which is at least either at the beginning or the end of the scanning period.
- 3. A liquid crystal display system driven by RMS voltage of claim 2 wherein the liquid crystal display system comprises a means which, when the select voltage levels Vds of respective inverted data waveforms are taken as Vo and V5 and the non-select voltage levels Vdn as V2 and V3, and the select voltage levels Vss of respective inverted scanning waveforms are taken as V0 and V5 and the non-select voltage levels Vsm as V1 and V4, sets the respective voltage levels in the relationship
- V0>V1>V2>V3>V4>V5
- and also in the relationship
- (V0-V1)+(V4-V5)>(V1-V2)+(V3-V4).
- 4. A liquid crystal display system driven by RMS voltage of claim 3 wherein the liquid crystal display system comprises a means which, when the select voltage levels Vds of respective inverted data waveforms are taken as V0 and V5, the non-select voltage levels Vdn as V2 and V3 and the intermediate voltage levels Vdm as V02 and V35, and the select voltage levels Vss of respective inverted scanning waveforms are taken as V0 and V5 and the non-select voltage levels Vsn as V1 and V4, the respective voltage levels are in the relationship
- V0>V02>V1>V2>V3>V4>V35>V5.
- 5. A liquid crystal display system comprising:
- a liquid crystal display panel in which a scanning electrode group and a data electrode group, each including multiple electrodes, are positioned facing each other with a gap, liquid crystal is sandwiched between the electrodes and pixels are formed at the positions where the scanning electrodes and the data electrodes cross each other, and an electrostatic capacity of the liquid crystal display panel differs depending on whether the liquid crystal is in an ON state or an OFF state;
- a scanning electrode drive device which is directly connected to the scanning electrode group and outputs a scanning waveform containing a select voltage level Vss and a non-select voltage level Vsn;
- a data electrode drive device which is directly connected to the data electrode group and outputs a data waveform containing a select voltage level Vds and a non-select voltage level Vdn;
- a first voltage level control means for setting the data waveform at a voltage level which is either the select voltage level Vds, the non-select voltage level Vdn or an intermediate voltage level Vdm which is a voltage level between the select voltage level Vds and the non-select voltage level Vdn;
- a second voltage level control means for setting the data waveform at an intermediate voltage level Vdm every scanning period, which is the output period for a minimum unit display information which determines the liquid crystal display state, for a predetermined period which is at least either at the beginning or the end of the scanning period;
- a third voltage level control means for controlling the scanning electrode drive device and the data electrode drive device so that the period in which the scanning waveform takes select voltage level Vss longer than the period in which the data waveform takes select voltage level Vds or non-select voltage level Vdn every scanning period; and
- a means which, when the select voltage levels Vds of respective inverted data waveforms are taken as V0 and V5 and the non-select voltage levels Vdn as V2 and V3, and the select voltage levels Vss of respective inverted scanning waveforms are taken as V0 and V5 and the non-select voltage levels Vsm as V1 and V4, sets the respective voltage levels in the relationship
- V0>V1>V2>V3>V4>V5
- and also in the relationship
- (V0-V1)+(V4-V5)>(V1-V2)+(V3-V4).
- 6. A liquid crystal display system comprising:
- a liquid crystal display panel in which a scanning electrode group and a data electrode group, each including multiple electrodes, are positioned facing each other with a gap, liquid crystal is sandwiched between the electrodes and pixels are formed at the positions where the scanning electrode and the data electrodes cross each other, and an electrostatic capacity of the liquid crystal display panel differs depending on whether the liquid crystal is in an ON state or an OFF state;
- a scanning electrode drive device directly connected to the scanning electrode group for outputting a pulse wave scanning waveform;
- a data electrode drive device directly connected to the data electrode group for outputting a data waveform;
- a voltage level control means for controlling the scanning electrode drive device such that the scanning waveform takes any of the select voltage level Vss, the non-select voltage level Vsn or the intermediate voltage level Vsm, which is a voltage level between select voltage level Vss and non-select voltage level Vsn, and which carries out at least one of switching from select voltage level Vss to non-select voltage level Vsn or switching from non-select voltage level Vsn to select voltage level Vss of the scanning waveform, stepping through intermediate voltage level Vsm; and
- a means which, when the select voltage levels Vds of respective inverted data waveforms are taken as V0 and V5 and the non-select voltage levels Vdn as V2 and V3, and the select voltage levels Vss of respective inverted scanning waveforms are taken as V0 and V5 and the non-select voltage levels Vsm as V1 and V4, sets the respective voltage levels in the relationship
- V0>V1>V2>V3>V4>V5
- and also in the relationship
- (V0-V1)+(V4-V5)>(V1-V2)+(V3V4).
- 7. A liquid crystal display system of claim 6 wherein the liquid crystal display system further comprises a control means in which the data waveform takes any of the select voltage level Vds, the non-select voltage level Vdn or the intermediate voltage level Vdm, which is a voltage level between the select voltage level Vds and the non-select voltage level Vdn, and which sets the data waveform at the intermediate voltage level Vdm, every scanning period, which is the output period for a minimum unit display information which determines the liquid crystal display state, for a predetermined period which is at least either at the beginning or the end of the scanning period.
Priority Claims (4)
Number |
Date |
Country |
Kind |
3-047827 |
Feb 1991 |
JPX |
|
3-058197 |
Feb 1991 |
JPX |
|
3-096890 |
Apr 1991 |
JPX |
|
4-015690 |
Jan 1992 |
JPX |
|
Parent Case Info
This application is a Continuation of application Ser. No. 08/197,547, filed on Feb. 17, 1994, now abandoned, which is a Continuation of application Ser. No 07/837,922, filed on Feb. 20, 1992, abandoned.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0345399 |
Dec 1989 |
EPX |
0358486 |
Mar 1990 |
EPX |
62-287226 |
Dec 1987 |
JPX |
2-6921 |
Jan 1990 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Robert L. Boylestad, Introductory Circuit Analysis, Merrill Publishing Company, 1987, pp. 398-402. |
Y. Asai et al, "A 6.7-in Square High-Resolution Full-Color TFT-LCD", Japan Display, 1989, pp. 514-517. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
197547 |
Feb 1994 |
|
Parent |
837922 |
Feb 1992 |
|