The present invention relates to a liquid crystal display (LCD) capable of suppressing crosstalk by adjusting a common voltage, and to a driving method for suppressing crosstalk of the LCD.
A typical LCD has the advantages of portability, low power consumption, and low radiation. Therefore, the LCD has been widely used in various portable information products, such as notebooks, personal digital assistants (PDAs), video cameras, and the like. Furthermore, the LCD is considered by many to have the potential to completely replace cathode ray tube (CRT) monitors and televisions.
Referring also to
Each pixel unit includes a TFT 25, a pixel electrode 26, and a pixel capacitor 27. A gate electrode (not labeled) of the TFT 25 is connected to a corresponding gate line 24. A source electrode (not labeled) of the TFT 25 is connected to a corresponding data line 23. A drain electrode (not labeled) of the TFT 25 is connected to the pixel electrode 26. One electrode (not labeled) of the pixel capacitor 27 is connected to the pixel electrode 26, and the other electrode (not labeled) of the pixel capacitor 27 is electrically connected to the common electrode layer 15.
Referring also to
Referring also to
Parasitic capacitors (not shown) exist between the pixel electrodes 26 and the common electrode layer 15. Data signals applied to the pixel electrodes 26 can influence the common voltage via the parasitic capacitors. For example, if the total voltage value of the data signals having the positive polarity is less than the total voltage value of the data signals having the negative polarity, the applied common voltage Vcom1 is pulled down to a reduced common voltage “Vcom2”, as shown in
What is needed, therefore, is a liquid crystal display that can overcome the above-described deficiencies, and a method for driving a liquid crystal display that can overcome the above-described deficiencies.
In an exemplary embodiment, a liquid crystal display includes a plurality of data lines, a data driver configured for driving the data lines, a coupling line crossing the data lines, a common electrode layer, and a common voltage generator configured for applying common voltages to the common electrode layer. The common voltage generator is connected to the coupling line. When the data driver applies a plurality of data signals to the data lines, the data signals generate an influence signal at the coupling line. The common voltage generator adjusts the common voltages applied to the common electrode layer according to the influence signal.
Other novel features and advantages will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings. In the drawings, all the views are schematic.
Reference will now be made to the drawings to describe preferred and exemplary embodiments in detail.
Referring also to
The gate lines 44 are divided into a first group (not labeled) and a second group (not labeled). The first and second groups of gate lines 44 respectively correspond to the first and second regions 341, 343 of the common electrode layer 34. In the illustrated embodiment, the gate lines 44 are successively labeled as G1, . . . Gm, Gm+1, . . . , Gn, where 1≦m≦n−1 and m and n are positive integers. The gate lines 44 labeled from G1 to Gm are defined as the first group, and the gate lines 44 labeled from Gm+1 to Gn are defined as the second group. The coupling line 45 is located at the TFT substrate 32, between the gate lines 44 and the data driver 41. Each of the data lines 43 and the coupling line 45 define a coupling capacitor (not shown) therebetween.
The common voltage generator 46 includes a first input terminal 461, a first output terminal 462, and a second output terminal 463. One terminal of the coupling line 45 is grounded. The other terminal of the coupling line 45 is connected to the first input terminal 461 of the common voltage generator 46. The first output terminal 462 of the common voltage generator 46 is electrically connected to the first region 341 of the common electrode layer 34. The second output terminal 463 of the common voltage generator 46 is electrically connected to the second region 343 of the common electrode layer 34. Thereby, the common voltage generator 46 applies common voltages to the first and the second regions 341, 343 of the common electrode layer 34, respectively.
Each pixel unit includes a TFT 47, a pixel electrode 48, and a pixel capacitor 49. A gate electrode (not labeled) of the TFT 47 is connected to a corresponding gate line 44. A source electrode (not labeled) of the TFT 47 is connected to a corresponding data line 43. A drain electrode (not labeled) of the TFT 47 is connected to the pixel electrode 48. When the pixel unit is at the first group of gate lines 44, one electrode (not labeled) of the pixel capacitor 49 is connected to the pixel electrode 48, and the other electrode (not labeled) of the pixel capacitor 49 is electrically connected to the first region 341 of the common electrode layer 34. When the pixel unit is at the second group of gate lines 44, one electrode (not labeled) of the pixel capacitor 49 is connected to the pixel electrode 48, and the other electrode (not labeled) of the pixel capacitor 49 is electrically connected to the second region 343 of the common electrode layer 34.
Referring also to
The second feedback unit includes a third resistor 467, a fourth resistor 468, and a second comparator 469. A negative input terminal of the second comparator 469 is connected to the first input terminal 461 via the third resistor 467. A positive input terminal of the second comparator 469 is connected to the second input terminal 460. An output terminal of the second comparator 469 is connected to the second output terminal 463 of the common voltage generator 46. The fourth resistor 465 is connected between the negative input terminal and the output terminal of the second comparator 469. In the present embodiment, the first, second, third, and fourth resistors 464, 465, 467, 468 are adjustable.
In operation, a reference voltage is applied to the second input terminal 460 of the common voltage generator 46. The gate driver 42 applies gate signals to the gate lines 44. Thereby, the corresponding TFTs 47 connected to the gate lines 44 are turned on. The data driver 41 applies data signals to the data lines 43. The data signals are transmitted to the pixel electrodes 48 via the turned-on TFTs 47. Simultaneously, the data signals applied to the data lines 43 generate an influence signal at the coupling line 45 via the coupling capacitors. The influence signal is transmitted to the first input terminal 461 of the common voltage generator 46. The influence signal is applied to the negative input terminal of the first comparator 466 via the first resistance 464. If the voltage level of the influence signal is less than that of the reference voltage, the voltage output by the first comparator 466 is increased. As a result, the common voltage applied to the first region 341 of the common electrode layer 34 is increased. Conversely, if the voltage level of the influence signal is greater than that of the reference voltage, the voltage output by the first comparator 466 is decreased. As a result, the common voltage applied to the first region 341 of the common electrode layer 34 is decreased.
Similarly, the influence signal is applied to the negative input terminal of the second comparator 469 via the third resistance 467. If the voltage level of the influence signal is lower than that of the reference voltage, the voltage output by the second comparator 469 is increased. As a result, the common voltage applied to the second region 343 of the common electrode layer 34 is increased. Conversely, if the voltage level of the influence signal is greater than that of the reference voltage, the voltage output by the second comparator 469 is decreased. As a result, the common voltage applied to the second region 343 of the common electrode layer 34 is decreased.
As detailed above, the drive circuit 40 of the LCD 30 includes the coupling line 45 and the common voltage generator 46. The data signals applied to the data lines 43 generate a coupling signal at the coupling line 45. According to the coupling signal, the common voltage generator 46 adjusts common voltages applied to the common electrode layer 46. As a result, any crosstalk that may occur between the data lines 43 is suppressed or even eliminated altogether.
Furthermore, in the present embodiment, the first, second, third, and fourth resistors 464, 465, 467, 468 are adjustable resistors. By adjusting the resistances of the first, second, third, and fourth resistors 464, 465, 467, 468, the common electrode generator 46 can apply two different common voltages to the first and second regions 341, 343 of the common electrode layer 34. As a result, a difference in the common voltage between the first and second regions 341, 343, caused by the resistance of the common electrode layer 34, is reduced.
By using the first and second coupling lines 551, 553, an influence signal generated by data signals is more precise. Therefore, the common voltage generator can precisely adjust the common voltage according to the influence signal.
Referring also to
The drive circuit 70 includes a first coupling line 651 and a second coupling line 653. The first and second coupling lines 651, 653 are located at two opposite sides of a TFT substrate (not shown), and are orthogonal to data lines (not labeled). One terminal of the first coupling line 651 is grounded, and the other terminal of the first coupling line 651 is connected to an input terminal (not labeled) of a common voltage generator 66. One terminal of the second coupling line 653 is grounded, and the other terminal of the second coupling line 653 is connected to the input terminal of the common voltage generator 66.
Gate lines (not labeled) of the drive circuit 70 are located at the TFT substrate, between the first and second coupling lines 651, 653. The gate lines are divided into a first group (not labeled), a second group (not labeled), and a third group (not labeled), corresponding to first, second, and third regions 641, 643, 645, respectively. Electrodes of pixel capacitors (not labeled) of pixel units (not labeled) located at the first, second, and third gate line groups are electrically connected to the corresponding first, second, and third regions of the common electrode layer 64.
Referring also to
It is to be further understood that even though numerous characteristics and advantages of the present embodiments have been set out in the foregoing description, together with details of the structures and functions of the embodiments, the disclosure is illustrative only; and that changes may be made in detail, especially in matters of shape, size, and arrangement of parts within the principles of the invention to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
200710074612.5 | May 2007 | CN | national |