The present invention relates to liquid crystal displays (LCDs) and methods for driving LCDs, and particularly to an LCD with a polarity reversion circuit and a method for driving such LCD.
An LCD utilizes liquid crystal molecules to control light transmissivity in each pixel region of the LCD. The liquid crystal molecules are driven by external video signals received by the LCD. A typical LCD generally employs a 1-line dot inversion driving method to drive the liquid crystal molecules, so as to protect the liquid crystal molecules from decay or damage.
The liquid crystal panel 10 includes a plurality of parallel scanning lines G1 through Gn, a plurality of parallel data lines D1 through Dm orthogonal to the scanning lines G1 through Gn, and a plurality of pixels 130, where m is a number of columns of pixels 130 in the liquid crystal panel 10 and n is a number of rows of pixels 130 in the liquid crystal panel 10. The scanning lines G1 through Gn are electrically coupled to the scanning circuit 102, and the data lines D1 through Dm are electrically coupled to the data circuit 103. The scanning lines G1 through Gn do not intersect the data lines D1 through Dm.
Each pixel 130 includes a thin film transistor Qxy and a liquid crystal capacitor Cxy, where x and y are positive integers corresponding respectively to a position along the scanning lines G1 through Gn and the data lines D1 through Dm, and 1≦x≦n, 1≦y≦m. The thin film transistor Qxy is typically positioned close to one of the plurality of scanning lines G1 through Gn and one of the plurality of data lines D1 through Dm. A gate electrode (not labeled) of the thin film transistor Qxy is electrically coupled to the corresponding one of the plurality of scanning lines G1 through Gn, and a source electrode (not labeled) of the thin film transistor Qxy is electrically coupled to the corresponding one of the plurality of data lines D1 through Dm. A drain electrode (not labeled) of the thin film transistor Qxy is electrically coupled to the liquid crystal capacitor Cxy.
In operation, the scanning circuit 102 outputs a plurality of scanning signals to scan the plurality of scanning lines G1 through Gn successively. For example, when the scanning line G1 is scanned, the thin film transistors Q11 through Q1m are turned on simultaneously. Then the data circuit 103 outputs data signals to the liquid crystal capacitors C11 through C1m via the data lines D1 through Dm and the corresponding thin film transistors Q11 through Q1m. The common voltage generating circuit outputs common voltages to the liquid crystal capacitors C11 through C1m via common lines (not shown). After all the scanning lines G1 through Gn have been scanned in a frame period, the aggregation of light transmitting through the respective pixels 130 constitutes a portion of a display image on the liquid crystal panel 10.
The data signals applied to each liquid crystal capacitor Cxy include positive polarity data signals (+) and negative polarity data signals (−). A voltage value of each positive polarity data signal is greater than a voltage value of the common voltage, and a voltage value of each negative polarity data signal is less than the voltage value of the common voltage. A voltage difference between the positive polarity data signal/negative polarity data signal and the common voltage of each pixel 130 defines a gray level.
The common voltage applied to the liquid crystal capacitors Cxy may be influenced by the data signals due to parasitic capacitors between the liquid crystal capacitors Cxy, the common lines, and the data lines D1 through Dm. If a total value of positive polarity data signals is greater than that of the negative polarity data signals, the common voltage is pulled up by the positive polarity data signals to a higher level than a desired value. If a total value of positive polarity data signals is less than that of the negative polarity data signals, the common voltage is pulled down by the negative polarity data signals to a lower level than the desired value. In other words, the common voltage shifts to an undesired level. When the common voltage shifts beyond a threshold level in one or more rows, a crosstalk phenomenon occurs, and the display quality of the LCD 100 is liable to be degraded accordingly.
Therefore an LCD and a driving method for the LCD are desired to overcome the above-described deficiencies.
A liquid crystal display includes a plurality of data drivers for outputting data signals, a processor, and at least two control units, each of which controls polarities of data signals of selected data drivers. The processor processes the data signals of the data drivers, and sends control signals to the at least two control units. The at least two control units respectively control polarities of selected data signals, in order to balance a summing of positive polarities and a summing of negative polarities of the data signals.
Other novel features and advantages will become more apparent from the following detailed description when taken in conjunction with the accompanying drawings.
Reference will now be made to the drawings to describe preferred and exemplary embodiments in detail.
The first memory 261 stores data signals outputted to a plurality of odd data lines (not shown) of the LCD panel 23. The second memory 262 stores data signals outputted to a plurality of even data lines (not shown) of the LCD panel 23. The data processor 263 determines whether a crosstalk phenomenon is liable to occur in the LCD 20 and be manifest in an image (or images) displayed on the LCD panel 23. The first and second polarity control units 265, 266 respectively control polarities of the data signals outputted to the odd and even data lines. The third memory 264 stores a lookup table containing standards information for determining whether a crosstalk phenomenon is liable to occur. The standards information may be updated by users.
The first, second, and third memories 261, 262, 264 are connected to the data processor 263. The first polarity control unit 265 comprises an input terminal (not labeled) connected to the data processor 263, and an output terminal 267 connected to the odd data drivers 24. The second polarity control unit 266 comprises an input terminal (not labeled) connected to the data processor 263, and an output terminal 268 connected to the even data drivers 24.
A data signal of the LCD 20 may for example be in the form of an 8 bit binary number so that each pixel (not shown) of the LCD 20 has 256 gray levels from 0000 0000 to 1111 1111. The 0th gray level 0000 0000 represents a darkest gray level, and the 256th gray level 1111 1111 represents a brightest gray level. A detailed method for driving the LCD 20 is described below.
The timing controller 25 transmits data signals of one row into the polarity reversion control circuit 26, with the data signals (assuming that the polarities thereof are positive) of the odd pixels stored in the first memory 261, and the data signals (assuming that the polarities thereof are negative) of the even pixels stored in the second memory 262. The data processor 263 reads the data signals stored in the first memory 261, and adds the gray levels corresponding to the data signals to get a first summing of gray values. Simultaneously, the data processor 263 reads the data signals stored in the second memory 262, and adds the gray levels corresponding to the data signals to get a second summing of gray values. The data processor 263 subtracts the first summing of gray values from the second summing of gray values, to get a gray value difference. The data processor 263 compares the gray value difference with a standard value in the lookup table.
If the gray value difference is equal to or higher than the standard value, the data processor 263 determines that a crosstalk phenomenon is liable to occur. The data processor 263 sends control signals to the first and second polarity control units 265, 266 to output polarity control signals. The first polarity control unit 265 sends a first control signal POL1 to the odd data drivers 24 when the rows of pixels are scanned. The polarities of the data signals outputted by the odd data drivers 24 remain the same as before the first control signal POL1. The second polarity control unit 266 sends a second control signal POL2 to the even data drivers 24. The polarities of the data signals outputted by the even data drivers 24 are reversed to opposite polarities in accordance with the second control signal POL2.
If the gray value difference is smaller than the standard value, the data processor 263 determines that a crosstalk phenomenon is not liable to occur. The data processor 263 sends control signals to the first and second polarity control units 265, 266. The first and second polarity control units 265, 266 send control signals to the odd and even data drivers 24, respectively, to maintain the polarities of the data signals outputted by all of the data drivers 24 when data signals are applied to the data drivers 24.
In the embodiment of
In other embodiments, the data drivers 24, 34, 44 may be separated into other groups, so long as one of the polarity control units (e.g., 265, 266) controls the polarities of some of the data drivers 24, 34, 44, and the other one of the polarity control units (e.g., 265, 266) controls the rest of the data drivers 24, 34, 44.
It is to be further understood that even though numerous characteristics and advantages of the present embodiments have been set out in the foregoing description, together with details of the structures and functions of the embodiments, the disclosure is illustrative only, and changes may be made in detail, especially in matters of shape, size, and arrangement of parts within the principles of the embodiments to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
200710075541.0 | Aug 2007 | CN | national |