1. Field of Invention
The present invention generally relates to a liquid crystal display (LCD), and more particularly to a liquid crystal on silicon (LCOS) display and package thereof.
2. Description of Prior Art
The A/V system board 102 for example comprises a video processor 1020, an audio processor 1021, an audio amplifier 1022, a memory unit 1023 and a peripheral circuit controller 1024. The video processor 1020 performs an image processing on an image signal within the A/V signal. The audio processor 1021 performs an audio processing on an audio signal within the A/V signal. The audio amplifier 1022 amplifies the processed audio signal and transmits the amplified audio signal to the I/O connector board 101 via the signal cable 104.
The memory unit 1023 stores data for the video processor 1020 and the audio processor 1021. The memory unit 1023 may be a dynamic random access memory (DRAM) and/or a read only memory. The peripheral circuit controller 1024 converts a signal from the peripheral connector into a specific signal, wherein the A/V system board 102 performs the signal processing on the specific signal.
The LCOS panel 103 comprises a LCOS chip 1030. The LCOS chip 1030 comprises a timing controller 1033, a gamma circuit 1034, a power circuit 1035, a source driver 1036, a gate driver 1037 and a pixel array 1038 for display.
The conventional LCOS display has a lot of components such that that the manufacturing process is complex and the cost is high.
In order to solve these and other problems as stated above, the embodiments of the invention provides a display for fulfilling system on LCOS and package thereof to decrease the cost and increase the system integration.
Accordingly, the present invention is directed to a LCOS display. The display utilizes the spare die area to incorporate more functions for increasing area efficiency and system integration, improving package yield, and decreasing manufacturing cost.
The present invention provides a LCOS display. The display comprises a first PCB, an interface module, a first silicon chip, and a flat cable. The interface module is disposed on the first PCB and used to receive an A/V signal. The first silicon chip comprises a display area, a processing area, and a metal layer. The display area comprises a pixel array in a LCOS panel formed on the first silicon chip. The processing area comprises a processing unit formed on the first silicon chip. The metal layer is formed on the first silicon chip for electrically connecting the display area with the processing area. The flat cable is used to electrically connect the interface module with the processing unit.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the present invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
Reference will now be made in detail to the present preferred embodiment of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
The interface module 220 comprises for example a serial connector 221, an A/V connector 222, and a peripheral connector 223. The A/V connector 222 is for example a DVI connector, a DSUB connector, or a composite connector. The peripheral connector 223 is for example a USB connector. Although the interface module 220 is exemplified by the above connectors, not all the above connectors are necessary for the interface module 220, which may include other types of connectors as well.
In this embodiment, the processing unit 260 comprises video processor 261 and an audio processor 262. The video processor 261 processes an image signal within the A/V signal. The audio processor 262 processes an audio signal within the A/V signal. The processing unit 260 may further include an audio amplifier 263, a memory unit 264, and/or a peripheral connector 265. The audio amplifier 263 amplifies the processed audio signal and transmits the amplified audio signal to the interface module 220 via the signal cable 270.
The memory unit 264 stores a data for the video processor 261 and the audio processor 262. The memory unit 265 comprises a DRAM and/or a read only memory (ROM). The peripheral circuit controller 265 converts a signal from the peripheral connector into a specific signal, wherein the processing unit 260 performs the signal processing on the specific signal.
The display area 240 further comprises a timing controller 242, a power circuit 246, a gamma circuit 244, a source driver 245, and a gate driver 243. The timing controller 242 converts a display data from the processing unit 260 to control the source driver 245 and the gate driver 243.. The gamma circuit 244 generates a plurality of gamma reference voltages for the source drivers 245. The power circuit 246 generates power voltages required by the gate driver 243 and the source driver 245.
The first silicon chip 230 is packaged on a PCB substrate 280 having conductive lines. The processing unit 260 is electrically connected to the conductive lines by a first bonding wire 430 (not shown in
Please see
The LCOS panel 410 comprises an opposite substrate 4100 and a liquid crystal layer 4101. The opposite substrate 4100 is disposed above the LCOS chip 230, and the liquid crystal layer 4101 is disposed between the pixel array 241 of the LCOS chip 230 and the opposite substrate 4100.
Accordingly, the LCOS display 200 improves mechanical connection robustness and the yield rate. Since the display area 240 and processing area 250 are integrated into the first silicon chip 230, it achieves high system integration, and low manufacturing cost. Furthermore, the signals integrity and power consumption efficiency are improved since the wire length is shortened.
The functional blocks of the LCOS display may be not easily integrated into a single chip due to the different semiconductor manufacturing processes. Thus in order to solve this problem, some chips can be integrated on the PCB, and interconnected by a plurality of bonding wires.
From these embodiments, in the LCOS chip, the pixel array occupies most area of the chip, and other functional blocks only occupy much smaller area. The usage of the chip area is therefore optimized, the system integration is high, and the manufacturing cost is reduced.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing descriptions, it is intended that the present invention covers modifications and variations of this invention if they fall within the scope of the following claims and their equivalents.
This application claims the priority benefit of U.S.A. provisional application Ser. No. 60/914,043, filed on Apr. 26, 2007. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
Number | Date | Country | |
---|---|---|---|
60914043 | Apr 2007 | US |