Claims
- 1. An electronic amplifier, comprising:
an operational transconductance amplifier (OTA) having an input and an output; and an operational amplifier (OA) having an input and an output, wherein the input of the OA is coupled in parallel with the input of the OTA and the output of the OA is coupled to the OTA.
- 2. The electronic amplifier of claim 1, wherein the input of the OTA is differential.
- 3. The electronic amplifier of claim 1, wherein the input of the OA is differential.
- 4. The electronic amplifier of claim 1, wherein the input of the OTA is differential, the input of the OA is differential, and the respective differential inputs of the OTA and the OA are coupled together.
- 5. The electronic amplifier of claim 1, wherein the OA is a two stage operational amplifier.
- 6. The electronic amplifier of claim 5, wherein the two stage operational amplifier comprises:
a first operational amplifier having an input and an output; and and a first operational transconductance amplifier having an input and an output; wherein the output of the first operational amplifier is coupled to the input of the first operational transconductance amplifier; whereby the input of the first operational amplifier is the input of the OA and the output of the first operational transconductance amplifier is the output of the OA.
- 7. The electronic amplifier of claim 6, further comprising a compensation capacitor coupled to output of the first operational amplifier and the input of the first operational transconductance amplifier.
- 8. The electronic amplifier of claim 7, wherein the compensation capacitor provides phase stability for the two stage operational amplifier.
- 9. The electronic amplifier of claim 1, wherein the OTA comprises:
a first transistor having a first gate, a first source and a first drain; a second transistor having a second gate, a second source and a second drain; a third transistor having a third gate, a third source and a third drain; a fourth transistor having a fourth gate, a fourth source and a fourth drain; and a first current source; wherein:
the first current source is coupled between a voltage source and the third and fourth sources, the third and fourth sources are coupled together, the fourth drain is coupled to the first drain, and the first and second gates, the second drain is coupled to the third drain, the first and second sources are coupled to a common node, the third gate is adapted as a first differential input, the fourth gate is adapted as a second differential input, and the second and third drains are adapted as a current output.
- 10. The electronic amplifier of claim 9, further comprising a parasitic capacitance between the first and second gates and the voltage source.
- 11. The electronic amplifier of claim 9, further comprising a current limitation control input coupled to the first and fourth drains, and the first and second gates.
- 12. The electronic amplifier of claim 9, further comprising a temperature protection control input coupled to the first and fourth drains, and the first and second gates.
- 13. The electronic amplifier of claim 9, wherein the output of the OA is coupled to the first and fourth drains, and the first and second gates.
- 14. The electronic amplifier of claim 9, wherein the OA has a first differential input coupled to the third gate and a second differential input coupled to the fourth gate.
- 15. The electronic amplifier of claim 7, wherein the OA comprises:
a fifth transistor having a fifth gate, a fifth source and a fifth drain; a sixth transistor having a sixth gate, a sixth source and a sixth drain; a seventh transistor having a seventh gate, a seventh source and a seventh drain; an eighth transistor having an eighth gate, an eighth source and an eighth drain; and a second current source; wherein:
the second current source is coupled between the common node and the fifth and sixth drains, the fifth and sixth drains are coupled together, the fifth drain is coupled to the eight drain, and the seventh and eight gates, the sixth drain is coupled to the seventh drain, the seventh and eighth sources are coupled to the voltage source, the fifth gate is coupled to the first and fourth drains, the sixth gate is coupled to the second and third drains, and the sixth and seventh drains are adapted as a current output.
- 16. The electronic amplifier of claim 15, wherein the compensation capacitor has a first end coupled to the second and third drains and the sixth gate, and a second end coupled to the first and fourth drains, and first, second and fifth gates.
- 17. The electronic amplifier of claim 9, wherein the first and second transistors are N-channel field effect transistors, and the third and fourth transistors are P-channel field effect transistors.
- 18. The electronic amplifier of claim 15, wherein the fifth and sixth transistors are N-channel field effect transistors, and the seventh and eighth transistors are P-channel field effect transistors.
- 19. The electronic amplifier of claim 9, wherein the first current source is selected from the group consisting of a constant current source, a PTAT current source, and an inverse PTAT current source.
- 20. The electronic amplifier of claim 15, wherein the second current source is selected from the group consisting of a constant current source, a PTAT current source, and an inverse PTAT current source.
RELATED PATENT APPLICATION
[0001] This application claims priority to commonly owned U.S. Provisional Patent Application Ser. Number 60/477,143; filed Jun. 9, 2003; entitled “Tandem of OTA and OpAmp for Load & Line Regulation Improvement,” by Philippe Deval, Maher Kayal and Fabien Vaucher, which is hereby incorporated by reference herein for all purposes.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60477143 |
Jun 2003 |
US |