Intel, "Chapter 2: Microprocessor Architecture Overview," pp. 2-1 through 2-4. |
Michael Slater, "AMD's K5 Designed to Outrun Pentium," Microprocessor Report, vol. 8, No. 14, Oct. 24, 1994, 7 pages. |
Sebastian Rupley and John Clyman, "P6: The Next Step?," PC Magazine, Sep. 12, 1995, 16 pages. |
Tom R. Halfhill, "AMD K6 Takes On Intel P6," BYTE, Jan. 1996, 4 pages. |
Blount, F.T. et al. "Deferred Cache Storing Method", IBM Technical Disclosure Bulletin, vol. 23, No. 1, pp. 262-263, Jun. 1980. |
Pierce, Jim and Trevor Mudge. "The Effect on Speculative Execution on Cache Performance", Parallel Processing 1994 Symposium, 1994. |
Farkas, Keith I. et al. "How Usefule Are Non-blocking Loads, Stream Buffers and Speculative Execution in Multiple Issue Processor?", High Performance Computer Architecture, 1995 Symposium, 1995. |
Farkas, Keith I. and Norman P. Jouppi. "Complexity/Performance Tradeoffs with Non-Blocking Loads", Computer Architecture, 1994 International Symposium, 1994. |
Popescu, Val et al. "The Metaflow Architecture". IEEE Micro, Jun. 1991. |
Johnson, Mike. Superscalar Microprocessor Design. Prentice Hall, 1991, pp. 1-289. |
Diefendorff, Kieth and Michael Allen. "Organization of the Motorola 88110 Superscalar RISC Microprocessor", IEEE Micro, Apr. 1992. |