Valero-Garcia, et al.; “Implementation of Systolic Algorithms Using Pipelined Functional Units”; IEEE Proceedings on the International Conf. On Application Specific Array Processors; Sep. 5-7, 1990; pp. 272-283. |
Razdan, et al.; “A High-Performance Microarchitecture with Hardware-Programmable Functional Units”; Micro-27 Proceedings of the 27th Annual International Symposium on Microarchitecture; Nov. 30-Dec. 2, 1994; pp. 172-180. |
Guo, et al.; “A Novel Programmable Interconnect Architecture with Decoded Ram Storage”; Proceedings of the IEEE Custom Integrated Circuits Conference; May 1-4, 1994; pp. 193-196. |
Vuillemin, et al.; “Programmable Active Memories: Reconfigurable Systems Come of Age”; IEEE Transactions on VLSI Systems; 1995; pp. 1-15. |
Hon, et al.; “Reinventing Computing,” Mar. 1996; MIT A1 Lab, p. 1. |
Baker, “Programming Silicon”; Aug. 28, 1995, Electronic Engineering Times; p. 73. |
Brown; “Smart Compilers Puncture Code Bloat”, Oct. 9, 1995; Electronic Engineering Times; pp. 38 and 42. |
Snyder; “A Taxonomy of Synchronous Parallel Machines”; Proceedings of the 1988 International Conference on Parallel Processing; Aug. 15-19, 1998; pp. 281-285. |
Gray, et al.; “Configurable Hardware: A New Paradigm for Computation”; 1989; Massachusetts Institute of Technology; pp. 279-296. |
Carter et al.; “A User Programmable Reconfigurable Logic Array”, IEEE 1986 Custom Integrated Circuits Conference; pp. 233-235. |
Johnson, et al.; “General-Purpose Systolic Arrays”, IEEE Nov. 1993; pp. 20-31. |
Clark; “Pilkington preps reconfigurable video DSP”; EE Times, week of Jul. 31, 1995. |
Fiske, et al.; “The Reconfigurable Arithmetic Processor”; The 15th Annual International Symposium on Computer Architecture; May 30-Jun. 2, 1988; pp. 30-36. |
Beal, et al.; Design of a Processor Element for a High Performance Massively Parallel SIMD System; Int'l Journal of High Speed Computing, vol. 7, No. 3; Sep. 1995; pp. 365-390. |
Snyder; “An Inquiry into the Benefits of Multiguage Parallel Computation”; Proceedings of the 1995 International Conference on Parallel Processing; Aug. 20-23, 1995; pp. 488-492. |
Wang, et al.; “An Array Architecture for Reconfigurable Datapaths: More FPGAs,” W. R. Moore & W. Luk; 1994 Abingdon EE&CS Books; pp. 35-46. |
Bridges; “The GPA Machine: A Generally Partionable MSIMD Architecture”; IEEE Third Symposium on The Frontiers of Massively Parallel Computation, Feb. 1990; pp. 196-203. |
Morton, et al.; “The Dynamically Reconfigurable CAP Array Chip I”; IEEE Journal of Solid-State Circuits, vol. SC-21, No. 5, Oct. 1986; pp. 820-826. |
Alexander, et al.; “A Reconfigurable Approach to a Systolic Sorting Architecture”; IEEE Feb. 1989; pp. 1178-1182. |
Blazek, et al.; “Design of a Reconfigurable Parallel RISC-Machine”; North-Holland Microprocessing and Microprogramming, 1987; pp. 39-46. |
Masera, et al.; “A Microprogrammable Parallel Architecture for DSP”; Proceedings of the International Conference on Circuits and Systems, Jun. 1991; pp. 824-827. |
Xilinx Advance Product Information: “XC6200 Field Programmable Gate Arrays”; Jan. 9, 1997 (Version 1.8); pp. 1-53. |
Sowa, et al.; “Parallel Execution on the Function-Partitioned Processor with Multiple Instruction Stream”; Systems and Computers in Japan, vol. 22, No. 4, 1991; pp. 22-27. |
Wang, et al.; “Distributed Instruction Set Computer”; Proceedings of the 1988 International Conference on Parallel Processing; Aug. 15-19, 1988; pp. 426-429. |
Mirsky, Ethan A., “Coarse-Grain Reconfigurable Computing”; Thesis submitted at the Massachusetts Institute of Technology, Jun. 1996. |